​​eSPI Target IP Core​

Compliant with Intel eSPI Specs, Featuring a Dedicated Virtual Wire Channel

During the holiday period (Dec 24 – Jan 4), response times from our Global Support Team may be longer than usual.

The Lattice Enhanced Serial Peripheral Interface (eSPI) Target IP is compliant with the Intel eSPI specifications. It has its own virtual wire channel in the user interface while implementing peripheral channels, namely, Out of Band (OOB) Message Channel and Flash Access Channel in FIFO that are accessible by the Advanced Peripheral Bus (APB) or Advanced High-Performance Bus – Lite (AHB-Lite) interface.

Resource Utilization details are available in the IP Core User Guide.​

Features

  • Supports all eSPI commands except Short Read commands.​
  • Supports all required error detection in eSPI specification.​
  • Supports Single, Dual, and Quad SPI mode.​
  • Cyclic Redundancy Check (CRC).​
  • No response error detection in eSPI command.​

Block Diagram

Ordering Information

​​The eSPI Target IP is provided at no additional cost with the Lattice Radiant™ software.​

Documentation

Quick Reference
Information Resources
TITLE NUMBER VERSION DATE FORMAT SIZE
Select All
eSPI Target IP Core - User Guide
FPGA-IPUG-02260 1.2 12/11/2025 PDF 1.6 MB
TITLE NUMBER VERSION DATE FORMAT SIZE
Select All
eSPI Target IP Core - Release Notes
FPGA-RN-02002 1.2 12/11/2025 PDF 268.3 KB

*By clicking on the "Notify Me of Changes" button, you agree to receive notifications on changes to the document(s) you selected.