AXI Register Slice IP Core

Direct and Fast Connection Between a Processor and High-performance Memory

During the holiday period (Dec 24 – Jan 4), response times from our Global Support Team may be longer than usual.

The AXI Register Slice core connects one AXI standard manager to one AXI standard subordinate by introducing pipeline stages in between the two to close timing in critical paths. Different configuration options are available. Each AXI channel transfers information in only one direction and the architecture does not require a fixed relationship between the channels. The user can insert a register slice at almost any point in any channel, with an additional cycle of latency.

Resource Utilization details are available in the IP Core User Guide.

Features

  • Individually configurable AXI channels.
  • One latency cycle per register-slice by default.
  • Support for AXI3, AXI4, and AXI4-Lite modes of the AXI protocol.
  • Full-Weight, Light-Weight, and Input Registered modes of operation.
  • Ability to facilitate timing closure by trading-off frequency versus latency.

Block Diagram

Ordering Information

The AXI Register Slice IP is provided at no additional cost with Lattice Propel Builder.

Documentation

Quick Reference
Information Resources
TITLE NUMBER VERSION DATE FORMAT SIZE
Select All
AXI Register Slice IP Core - User Guide
FPGA-IPUG-02235 1.1 6/26/2025 PDF 2.3 MB
TITLE NUMBER VERSION DATE FORMAT SIZE
Select All
AXI Register Slice IP Core - Release Notes
FPGA-RN-02049 1.1 6/26/2025 PDF 195.3 KB

*By clicking on the "Notify Me of Changes" button, you agree to receive notifications on changes to the document(s) you selected.