

# **DDR Memory Module IP**

IP Version: v2.1.0

## **Release Notes**

FPGA-RN-02080-1.0

June 2025



#### **Disclaimers**

Lattice makes no warranty, representation, or guarantee regarding the accuracy of information contained in this document or the suitability of its products for any particular purpose. All information herein is provided AS IS, with all faults, and all associated risk is the responsibility entirely of the Buyer. The information provided herein is for informational purposes only and may contain technical inaccuracies or omissions, and may be otherwise rendered inaccurate for many reasons, and Lattice assumes no obligation to update or otherwise correct or revise this information. Products sold by Lattice have been subject to limited testing and it is the Buyer's responsibility to independently determine the suitability of any products and to test and verify the same. LATTICE PRODUCTS AND SERVICES ARE NOT DESIGNED, MANUFACTURED, OR TESTED FOR USE IN LIFE OR SAFETY CRITICAL SYSTEMS, HAZARDOUS ENVIRONMENTS, OR ANY OTHER ENVIRONMENTS REQUIRING FAIL-SAFE PERFORMANCE, INCLUDING ANY APPLICATION IN WHICH THE FAILURE OF THE PRODUCT OR SERVICE COULD LEAD TO DEATH, PERSONAL INJURY, SEVERE PROPERTY DAMAGE OR ENVIRONMENTAL HARM (COLLECTIVELY, "HIGH-RISK USES"). FURTHER, BUYER MUST TAKE PRUDENT STEPS TO PROTECT AGAINST PRODUCT AND SERVICE FAILURES, INCLUDING PROVIDING APPROPRIATE REDUNDANCIES, FAIL-SAFE FEATURES, AND/OR SHUT-DOWN MECHANISMS. LATTICE EXPRESSLY DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY OF FITNESS OF THE PRODUCTS OR SERVICES FOR HIGH-RISK USES. The information provided in this document is proprietary to Lattice Semiconductor, and Lattice reserves the right to make any changes to the information in this document or to any products at any time without notice.

#### **Inclusive Language**

This document was created consistent with Lattice Semiconductor's inclusive language policy. In some cases, the language in underlying tools and other items may not yet have been updated. Please refer to Lattice's inclusive language FAQ 6878 for a cross reference of terms. Note in some cases such as register names and state names it has been necessary to continue to utilize older terminology for compatibility.

PPGA-RN-02080-1.0



### **Contents**

| Contents                              |   |
|---------------------------------------|---|
| 1. Introduction                       |   |
| DDR Memory Module IP v2.1.0           |   |
| DDR Memory Module IP Earlier Versions |   |
| References                            |   |
| Technical Support Assistance          | 6 |



#### 1. Introduction

This document contains the Release Notes for the DDR Memory Module IP. For specific details about the IP, refer to the following:

• DDR Memory Module IP User Guide (FPGA-IPUG-02060)

#### **DDR Memory Module IP v2.1.0**

| Software               | Software Version                                                       | Summary of Changes                                              |
|------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------|
| Lattice Radiant 2025.1 |                                                                        | Added delay configuration for clock, command, and address lines |
|                        |                                                                        | Updated PLL                                                     |
|                        | Added support for constraints to be consumed by the Radiant Constraint |                                                                 |
|                        |                                                                        | Propagation Engine                                              |
|                        |                                                                        | Added DRC on unsupported configurations                         |

#### **DDR Memory Module IP Earlier Versions**

| IP Version | Summary of Changes                                                             |  |  |
|------------|--------------------------------------------------------------------------------|--|--|
| 2.0.0      | Modified DDR clock from differential to two single-ended complementary signals |  |  |
| 1.4.0      | Added UT24C and UT24CP support                                                 |  |  |
| 1.3.0      | Added LFMXO5 support                                                           |  |  |
|            | Updated calculation of PLL settings                                            |  |  |
| 1.2.0      | Added LFCPNX support                                                           |  |  |
|            | Updated PLL instance                                                           |  |  |
| 1.1.0      | Added LFD2NX support                                                           |  |  |
|            | Improved selectable values in GUI                                              |  |  |
|            | Updated PLL instance                                                           |  |  |
| 1.0.1      | Added optional PLL                                                             |  |  |
|            | Improved implementation of X4 gearing ratio                                    |  |  |
| 1.0.0      | Initial release                                                                |  |  |

4 FPGA-RN-02080-1.0



### References

- DDR Memory Module IP User Guide (FPGA-IPUG-02060)
- CertusPro-NX web page
- Certus-NX web page
- CrossLink-NX web page
- IP Core for Nexus Devices
- Lattice Radiant Software web page
- Lattice Insights for Lattice Semiconductor training courses and learning plans

5 FPGA-RN-02080-1.0



## **Technical Support Assistance**

Submit a technical support case through www.latticesemi.com/techsupport. For frequently asked questions, please refer to the Lattice Answer Database at www.latticesemi.com/Support/AnswerDatabase.

6 FPGA-RN-02080-1.0



www.latticesemi.com