

# **SGDMA Controller IP**

IP Version: v2.5.0

# **Release Notes**

FPGA-RN-02058-1.2

June 2025



#### **Disclaimers**

Lattice makes no warranty, representation, or guarantee regarding the accuracy of information contained in this document or the suitability of its products for any particular purpose. All information herein is provided AS IS, with all faults, and all associated risk is the responsibility entirely of the Buyer. The information provided herein is for informational purposes only and may contain technical inaccuracies or omissions, and may be otherwise rendered inaccurate for many reasons, and Lattice assumes no obligation to update or otherwise correct or revise this information. Products sold by Lattice have been subject to limited testing and it is the Buyer's responsibility to independently determine the suitability of any products and to test and verify the same. LATTICE PRODUCTS AND SERVICES ARE NOT DESIGNED, MANUFACTURED, OR TESTED FOR USE IN LIFE OR SAFETY CRITICAL SYSTEMS, HAZARDOUS ENVIRONMENTS, OR ANY OTHER ENVIRONMENTS REQUIRING FAIL-SAFE PERFORMANCE, INCLUDING ANY APPLICATION IN WHICH THE FAILURE OF THE PRODUCT OR SERVICE COULD LEAD TO DEATH, PERSONAL INJURY, SEVERE PROPERTY DAMAGE OR ENVIRONMENTAL HARM (COLLECTIVELY, "HIGH-RISK USES"). FURTHER, BUYER MUST TAKE PRUDENT STEPS TO PROTECT AGAINST PRODUCT AND SERVICE FAILURES, INCLUDING PROVIDING APPROPRIATE REDUNDANCIES, FAIL-SAFE FEATURES, AND/OR SHUT-DOWN MECHANISMS. LATTICE EXPRESSLY DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY OF FITNESS OF THE PRODUCTS OR SERVICES FOR HIGH-RISK USES. The information provided in this document is proprietary to Lattice Semiconductor, and Lattice reserves the right to make any changes to the information in this document or to any products at any time without notice.

#### **Inclusive Language**

This document was created consistent with Lattice Semiconductor's inclusive language policy. In some cases, the language in underlying tools and other items may not yet have been updated. Please refer to Lattice's inclusive language FAQ 6878 for a cross reference of terms. Note in some cases such as register names and state names it has been necessary to continue to utilize older terminology for compatibility.



## **Contents**

| Contents                             | 3 |
|--------------------------------------|---|
| 1. Introduction                      |   |
| SGDMA Controller IP v2.5.0           |   |
| SGDMA Controller IP v2.4.0           |   |
| SGDMA Controller IP v2.3.0           |   |
| SGDMA Controller IP Earlier Versions | 5 |
| References                           |   |
|                                      | 7 |



#### 1. Introduction

This document contains the Release Notes for the SGDMA Controller IP and SGDMA Controller Driver. For specific details about the IP and driver, refer to the following:

- SGDMA Controller IP Core (FPGA-IPUG-02131)
- SGDMA Driver API Reference (FPGA-TN-02340)
- Scatter-Gather DMA Controller IP Core web page

### **SGDMA Controller IP v2.5.0**

| Software         | Software Version | Summary of Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lattice Radiant™ | 2025.1           | <ul> <li>Device Enablement</li> <li>The IP is now enabled for the Lattice MachXO5™-NX family of FPGA devices.</li> <li>Added support for the following devices: LFD2NX-35, LFD2NX-65, LFMXO5-15D, LFMXO5-25, LFMXO5-35, LFMXO5-35T, LFMXO5-55TD, LFMXO5-65, LFMXO5-65T, LFMXO5-55TD, LFMXO5-65T, LFMXO5-65T, LFMXO5-100T.</li> <li>Driver Changes</li> <li>Introduced several new APIs to improve control and flexibility when working with SGDMA IP.</li> <li>clear_mm2s_bd_status</li> <li>clear_s2mm_bd_status</li> <li>mm2s_enable_interrupt</li> <li>s2mm_enable_interrupt</li> <li>s2mm_enable_interrupt</li> <li>SGDMA interrupts are now enabled by default. However, you can now explicitly disable or re-enable them using the new interrupt control APIs. This gives you more control over how and when interrupts are handled in your application.</li> <li>Added functions to clear the status of MM2S and S2MM descriptors. This allows you to reuse descriptors without needing to reconfigure them, just clear the status and you are ready for the next transfer.</li> </ul> |

### **SGDMA Controller IP v2.4.0**

| Software        | Software Version | Summary of Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lattice Radiant | 2024.2           | <ul> <li>Bug Fixes</li> <li>Corrected a functional bug, where the AWADDR of the AXI-MM interface in the SGDMAC IP does not increment if the Write Response (BRESP) handshake took longer than one clock cycle to complete.</li> <li>Improved metadata to resolve compatibility issues with Lattice Propel™ software when using the APB interface for Control and Status Register access.</li> <li>Addressed the issue where the clock for the AMBA APB Control and Status Register interface was not constrained.</li> <li>Driver Changes</li> <li>Added driver support for multiple instances of the SGDMA IP.</li> <li>Separated the configuration of the SGDMA descriptors and the initiation of the SGDMA transfers into two distinct functions.</li> </ul> |



## **SGDMA Controller IP v2.3.0**

| Software        | Software Version | Summary of Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lattice Radiant | 2024.2           | <ul> <li>Feature Changes</li> <li>Enabled independent clock support for AXI-MM and AXI-S interfaces to ease system design flexibility and timing closure.</li> <li>Enabled additional AMBA APB interface as an option for accessing the IP Control and Status Registers.</li> <li>Fixed interface backpressure-related bugs in both AXI-MM and AXI-S interfaces present within the IP.</li> <li>Fixed bug within the IP Descriptor module that does not execute pending MM2S or S2MM transfer that is issued while the DMA engine is active.</li> <li>Fixed issue where reading the status register for *_XFER_CMPL or *_ERR flags always clears the concurrent completion or error flag event that happens during the same clock cycle.</li> <li>Example Design Changes</li> <li>Modified the Example Design simulation top-level (tb_top.sv) and hardware testing top-level (eval_top.sv) to be near identical with the inclusion of a clock oscillator, PLL, and a button debouncer module in both. Simulation now closely reflects hardware behaviour.</li> <li>Updated Example Design simulation to support AMBA APB interface for Control and Status Register access.</li> <li>Updated Example Design hardware to support independent clock for AXI-MM and AXI-S interfaces.</li> <li>Tested the Example Design hardware on Certus-NX VERSA board, CertusPro-NX Evaluation Board, Certus Pro-NX PCle Bridge Board, and Avant-X VERSA board.</li> <li>Driver Changes</li> <li>Fixed the logic in polling SGDMA descriptor status.</li> </ul> |

### **SGDMA Controller IP Earlier Versions**

| IP Version | Summary of Changes                                                                                                                                                                                                                                      |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.2.0      | Driver Changes: mm2s_get_desc_complete_bit and s2mm_get_desc_complete_bit, enabling users to continuously poll for the descriptor's status. Within sgdma_instance_t, new variables have been added to allow independent configuration of MM2S and S2MM. |
| 2.1.1      | Fixed protocol error on the AXI4-Lite interface that is used to access IP's Control and Status Registers.                                                                                                                                               |
| 2.1.0      | Fixed an issue with CDC-related SDC constraints being dropped. Added support for Lattice Certus-NX and Avant devices and for Questasim OEM Example Design Simulation.                                                                                   |
| 2.0.1      | Fixed an issue on AXI-S tlast and tvalid behavior. Macros renamed and added external read/write APIs.                                                                                                                                                   |
| 2.0.0      | Re-architected SGDMA, enabling AXI protocol. Not backward compatible with previous versions.                                                                                                                                                            |
| 1.2.0      | Added LFMXO5 support.                                                                                                                                                                                                                                   |
| 1.1.0      | Added LFCPNX support.                                                                                                                                                                                                                                   |
| 1.0.0      | Initial release.                                                                                                                                                                                                                                        |



## References

- SGDMA Controller IP Core (FPGA-IPUG-02131)
- SGDMA Driver API Reference (FPGA-TN-02340)
- Avant-E web page
- Avant-G web page
- Avant-X web page
- Certus-N2 web page
- Certus-NX web page
- CertusPro-NX web page
- MachXO5-NX web page
- Scatter-Gather DMA Controller IP Core web page
- Lattice Propel Builder software
- Lattice Radiant FPGA design software
- Lattice Insights for Lattice Semiconductor training courses and learning plans



# **Technical Support Assistance**

Submit a technical support case through www.latticesemi.com/techsupport. For frequently asked questions, please refer to the Lattice Answer Database at www.latticesemi.com/Support/AnswerDatabase



www.latticesemi.com