

# **DDR3 SDRAM Controller IP**

IP Version: v2.3.0

# **Release Notes**

FPGA-RN-02032-1.4

December 2025



#### **Disclaimers**

Lattice makes no warranty, representation, or guarantee regarding the accuracy of information contained in this document or the suitability of its products for any particular purpose. All information herein is provided AS IS, with all faults, and all associated risk is the responsibility entirely of the Buyer. The information provided herein is for informational purposes only and may contain technical inaccuracies or omissions, and may be otherwise rendered inaccurate for many reasons, and Lattice assumes no obligation to update or otherwise correct or revise this information. Products sold by Lattice have been subject to limited testing and it is the Buyer's responsibility to independently determine the suitability of any products and to test and verify the same. LATTICE PRODUCTS AND SERVICES ARE NOT DESIGNED, MANUFACTURED, OR TESTED FOR USE IN LIFE OR SAFETY CRITICAL SYSTEMS, HAZARDOUS ENVIRONMENTS, OR ANY OTHER ENVIRONMENTS REQUIRING FAIL-SAFE PERFORMANCE, INCLUDING ANY APPLICATION IN WHICH THE FAILURE OF THE PRODUCT OR SERVICE COULD LEAD TO DEATH, PERSONAL INJURY, SEVERE PROPERTY DAMAGE OR ENVIRONMENTAL HARM (COLLECTIVELY, "HIGH-RISK USES"). FURTHER, BUYER MUST TAKE PRUDENT STEPS TO PROTECT AGAINST PRODUCT AND SERVICE FAILURES, INCLUDING PROVIDING APPROPRIATE REDUNDANCIES, FAIL-SAFE FEATURES, AND/OR SHUT-DOWN MECHANISMS. LATTICE EXPRESSLY DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY OF FITNESS OF THE PRODUCTS OR SERVICES FOR HIGH-RISK USES. The information provided in this document is proprietary to Lattice Semiconductor, and Lattice reserves the right to make any changes to the information in this document or to any products at any time without notice.

#### **Inclusive Language**

This document was created consistent with Lattice Semiconductor's inclusive language policy. In some cases, the language in underlying tools and other items may not yet have been updated. Please refer to Lattice's inclusive language FAQ 6878 for a cross reference of terms. Note in some cases such as register names and state names it has been necessary to continue to utilize older terminology for compatibility.

PPGA-RN-02032-1.4



## **Contents**

| Contents                                  | 3 |
|-------------------------------------------|---|
| 1. Introduction                           | 4 |
| DDR3 SDRAM IP v2.3.0                      |   |
| DDR3 SDRAM IP v2.2.1                      |   |
| DDR3 SDRAM IP v2.2.0                      |   |
| DDR3 SDRAM IP v2.1.0                      |   |
| DDR3 SDRAM IP v2.0.1                      |   |
| DDR3 SDRAM Controller IP Earlier Versions | 5 |
| References                                |   |
| Technical Support Assistance              |   |
|                                           |   |



## 1. Introduction

This document contains the Release Notes for the DDR3 SDRAM Controller IP and the DDR3 Memory Controller Driver. For specific details about the IP and driver, refer to the following:

- DDR3 SDRAM Controller IP Core for Nexus Devices (FPGA-IPUG-02086)
- Nexus DDR3 Memory Controller Driver User Guide (FPGA-TN-02401)

### DDR3 SDRAM IP v2.3.0

| Software        | Software Version | Summary of Changes                                                                                                                    |
|-----------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------|
|                 | 2025.2           | • Increased the auto refresh period from 5.7 μs to 7.8 μs to match the JEDEC specification.                                           |
|                 |                  | Fixed an incorrect, intermittent AXI reset behavior.                                                                                  |
| Lattice Radiant |                  | Fixed the internal arbitration handling between the issuing of auto-refresh and power-down.                                           |
|                 |                  | Updated the SIM_FLOAT_PRECISION parameter for the internal PLL to a value of 0.625.                                                   |
|                 |                  | Added a 2 – 4 SCLK margin to the auto-refresh period to account for clock inaccuracies.                                               |
|                 |                  | Added options to select the type of board used with the example design and automatically assign pins according to the selected board. |
|                 |                  | Added support for extended calibration, which includes write training and read data-eye training.                                     |
|                 |                  | Added automatic CK delay adjustments during write leveling.                                                                           |
|                 |                  | Added Lattice Reveal debug ports to support debugging of the extended calibration.                                                    |

#### DDR3 SDRAM IP v2.2.1

| Software        | Software Version | Summary of Changes                                                                                                                         |
|-----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Lattice Radiant | 2025.1.1         | Fixed timing model and disabled the simulation workaround. In earlier versions of the software, the simulation workaround remains enabled. |

### DDR3 SDRAM IP v2.2.0

| Software        | Software Version | Summary of Changes                                                           |
|-----------------|------------------|------------------------------------------------------------------------------|
| Lattice Radiant |                  | Added AXI upsizing capability.                                               |
|                 |                  | Updated the PLL for better jitter.                                           |
|                 | 2025.1           | Added IP constraints to the Radiant Constraints Propagation Engine.          |
|                 | 2025.1           | Added additional debug ports for use with Reveal.                            |
|                 |                  | Enabled support for AXI burst length up to 64 bits.                          |
|                 |                  | Added cacheable tag to enable caching of the memory address range in Propel. |

#### **Corrections to Previous Release Notes**

- In version 2.0.1, the DDR reset initialization timing fix was omitted in the release notes.
- In version 2.0.1, the release notes incorrectly stated that em\_ddr\_clk\_t and em\_ddr\_clk\_c alignment was fixed for gearing ratio 4:1. The alignment fix applies to all gearing ratios.

### DDR3 SDRAM IP v2.1.0

| Software        | Software Version | Summary of Changes   |
|-----------------|------------------|----------------------|
| Lattice Radiant | 2024.2           | Added driver support |

© 2024-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

FPGA-RN-02032-1.4



## DDR3 SDRAM IP v2.0.1

| Software        | Software Version | Summary of Changes                                                                                                                                                                                                                            |
|-----------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lattice Radiant | 2024.2           | <ul> <li>Added support for AXI4 Interface as data bus and APB Interface as control bus.</li> <li>Added example design. Updated testbench to make use of the example design in simulation.</li> </ul>                                          |
|                 |                  | <ul> <li>Disabled obfuscation to enable the constraints in Radiant flow.</li> <li>Added GUI options: MC CK/Command Delay value and MC DQS/DQ ODT Value.</li> <li>Fix em ddr clk t and em ddr clk c alignment for Gearing ratio 4:1</li> </ul> |

### **DDR3 SDRAM Controller IP Earlier Versions**

| IP Version | Summary of Changes                                                                                                                                                                                |  |  |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|            | Fixed timing parameters for gearing ratio 8:1.                                                                                                                                                    |  |  |
| 1.4.2      | Removed tRFC wait time when issuing a precharge during auto-refresh.                                                                                                                              |  |  |
|            | Removed set_max_delay of synchronizers for the de-assertion of reset in top_constraint.pdc.                                                                                                       |  |  |
|            | • Fixed the missing activate issue when cmd_rdy_o are cmd_valid_i are changed from invalid to valid at the same time.                                                                             |  |  |
|            | Added cmd_burst_cnt_i sweep in the testbench/testcase.vh.                                                                                                                                         |  |  |
|            | Removed global clock constraint in the top_constraint.pdc and improve the constraints.                                                                                                            |  |  |
| 1.4.1      | Synchronized the reset de-assertion inside the IP.                                                                                                                                                |  |  |
| 1.4.1      | Added Enable External PLL Reset attribute.                                                                                                                                                        |  |  |
|            | Added external ports for write leveling start and done.                                                                                                                                           |  |  |
|            | <ul> <li>Added support for both internal and external refresh when Enable External PLL Reset and<br/>External Auto Refresh Port are selected.</li> </ul>                                          |  |  |
|            | Fixed precharge all command during internal auto refresh.                                                                                                                                         |  |  |
|            | Updated read training logic based on validation in the board.                                                                                                                                     |  |  |
|            | Added option to disable the internal PLL                                                                                                                                                          |  |  |
| 1.4.0      | Updated the selectable values for Select Memory and RefClock attributes.                                                                                                                          |  |  |
| 1.4.0      | Changed the default value of Controller Reset to Memory attributes.                                                                                                                               |  |  |
|            | <ul> <li>Updated the testbench to add write delay that would match with the PHY delay settings that<br/>worked on the board. Fixed the cmd_burst_cnt_i=2 issue when 8:1 gearing ratio.</li> </ul> |  |  |
| 1.3.0      | Updated for Radiant 3.0.                                                                                                                                                                          |  |  |
| 1.2.1      | Updated PLL instance.                                                                                                                                                                             |  |  |
| 1.2.0      | Added LFCPNX support.                                                                                                                                                                             |  |  |
| 1.1.1      | Improved performance for 8:1 gearing ratio.                                                                                                                                                       |  |  |
|            | Updated for Radiant 2.1.                                                                                                                                                                          |  |  |
|            | Added 8:1 gearing ratio support.                                                                                                                                                                  |  |  |
| 1.1.0      | Added eval folder. Added Certus-NX support.                                                                                                                                                       |  |  |
|            | Updated clock signal names: clk_i, sclk_o.                                                                                                                                                        |  |  |
|            | Updated PLL instance.                                                                                                                                                                             |  |  |
| 1.0.1      | Updated for Radiant 2.0 Service Pack 1.                                                                                                                                                           |  |  |
| 1.0.0      | Preliminary release.                                                                                                                                                                              |  |  |



## References

- DDR3 SDRAM-Controller IP Core for Nexus Devices (FPGA-IPUG-02086)
- Nexus DDR3 Memory Controller Driver User Guide (FPGA-TN-02401)
- Lattice Nexus Platform web page
- IP Core for Lattice Nexus devices
- Lattice Propel Builder software
- Lattice Radiant FPGA design software
- Lattice Insights for Lattice Semiconductor training courses and learning plans

6 FPGA-RN-02032-1.4



# **Technical Support Assistance**

Submit a technical support case through www.latticesemi.com/techsupport. For frequently asked questions, please refer to the Lattice Answer Database at www.latticesemi.com/Support/AnswerDatabase



www.latticesemi.com