

# MIPI DSI/CSI-2 to OpenLDI LVDS Interface Bridge for CertusPro-NX

# **Reference Design**



#### **Disclaimers**

Lattice makes no warranty, representation, or guarantee regarding the accuracy of information contained in this document or the suitability of its products for any particular purpose. All information herein is provided AS IS, with all faults and associated risk the responsibility entirely of the Buyer. Buyer shall not rely on any data and performance specifications or parameters provided herein. Products sold by Lattice have been subject to limited testing and it is the Buyer's responsibility to independently determine the suitability of any products and to test and verify the same. No Lattice products should be used in conjunction with mission- or safety-critical or any other application in which the failure of Lattice's product could create a situation where personal injury, death, severe property or environmental damage may occur. The information provided in this document is proprietary to Lattice Semiconductor, and Lattice reserves the right to make any changes to the information in this document or to any products at any time without notice.



#### **Contents**

| Acronyms in This Document           | 5  |
|-------------------------------------|----|
| Supported Device and IP             | 6  |
| 1. Introduction                     | 7  |
| 1.1. Features                       | 7  |
| 1.2. Block Diagram                  | 7  |
| 1.3. RX and TX Permutations         | 8  |
| 2. Parameters and Port List         | 9  |
| 2.1. Synthesis Directives           | 9  |
| 2.2. Simulation Directives          | 11 |
| 2.3. Top-Level I/O                  | 13 |
| 3. Design and Module Description    | 14 |
| 3.1. rx_dphy                        | 14 |
| 3.1.1. RX FIFO                      | 16 |
| 3.2. byte2pix                       | 17 |
| 3.3. rgb2rgb                        | 20 |
| 3.3.1. Sync Signal Generation       | 20 |
| 3.3.2. Active Data Trimming         | 21 |
| 3.4. raw2rgb                        | 22 |
| 3.4.1. RGB Data Creation            | 22 |
| 3.4.2. Sync Signal Generation       | 23 |
| 3.4.3. Active Data Trimming         | 23 |
| 3.5. tx_lvds                        | 23 |
| 3.6. int_gpll                       | 26 |
| 3.7. i2c_slave                      | 28 |
| 3.8. int_osc                        | 30 |
| 4. Design and File Modification     | 31 |
| 4.1. Top Level RTL                  | 31 |
| 5. Design Simulation                | 32 |
| 6. Known Limitations                | 35 |
| 7. Design Package and Project Setup | 36 |
| 8. Resource Utilization             | 38 |
| 9. References                       | 39 |
| Technical Support                   | 40 |
| Revision History                    | 41 |



# **Figures**

| Figure 1.1. DSI/CSI-2 to OpenLDI LVDS Interface Bridge Block Diagram | 7  |
|----------------------------------------------------------------------|----|
| Figure 1.2. Bandwidth and Clock Frequency Calculator                 |    |
| Figure 3.1. rx_dphy IP Creation 1 in Lattice Radiant Software        | 14 |
| Figure 3.2. rx_dphy IP Creation 2 in Lattice Radiant Software        | 15 |
| Figure 3.3. byte2pixel IP Creation in Lattice Radiant                | 17 |
| Figure 3.4. Interface Timing Diagram for DSI                         | 18 |
| Figure 3.5. Global Output Timing Diagram for DSI                     | 18 |
| Figure 3.6. Interface Timing Diagram for CSI-2                       | 19 |
| Figure 3.7. Global Output Timing Diagram for CSI-2                   | 19 |
| Figure 3.8. HSYNC Generation                                         | 20 |
| Figure 3.9. HSYNC Masked by LV                                       | 21 |
| Figure 3.10. Bayer Pattern of RAW Data                               |    |
| Figure 3.11. RGB Data Creation from RAW Data                         | 22 |
| Figure 3.12. tx_dphy IP Creation in Lattice Radiant                  | 23 |
| Figure 3.13. Single Channel LVDS Output of RGB888                    | 24 |
| Figure 3.14. Dual Channel LVDS Output of RGB888                      | 25 |
| Figure 3.15. GPLL IP Creation 1 in Lattice Radiant                   |    |
| Figure 3.16. GPLL IP Creation 2 in Lattice Radiant                   | 27 |
| Figure 3.17. I <sup>2</sup> C IP Creation in Lattice Radiant         |    |
| Figure 3.18. int_osc IP Creation in Lattice Radiant                  | 30 |
| Figure 5.1. Script File Modification 1                               | 32 |
| Figure 5.2. Script File Modification 2                               |    |
| Figure 5.3. Global Timing of DSI RGB888 without Vertical Trimming    |    |
| Figure 5.4. Global Timing of CSI-2 RGB888                            | 34 |
| Figure 5.5. Global Timing of CSI-2 RAW10 without Vertical Trimming   | 34 |
| Figure 5.6. Global Timing of CSI-2 RAW10 with Vertical Trimming      |    |
| Figure 7.1. Directory Structure                                      | 36 |
| Figure 7.2. Project Files                                            | 37 |

## **Tables**

| Table 1.1. RX and TX Permutation                                    | 8  |
|---------------------------------------------------------------------|----|
| Table 2.1. Synthesis Directives                                     |    |
| Table 2.2. Simulation Directives                                    |    |
| Table 2.3. DSI/CSI-2 to OpenLDI LVDS Interface Bridge Top Level I/O | 13 |
| Table 3.1. I <sup>2</sup> C Slave Register Map                      |    |
| Table 8.1. Resource Utilization Examples                            |    |



# **Acronyms in This Document**

A list of acronyms used in this document.

| Acronym | Definition                          |
|---------|-------------------------------------|
| AP      | Application Processor               |
| DSI     | Display Serial Interface            |
| CSI-2   | Camera Serial Interface 2           |
| DDR     | Double Data Rate                    |
| FV      | Frame Valid                         |
| GPLL    | General Purpose PLL                 |
| НВР     | Horizontal Back Porch               |
| HFP     | Horizontal Front Porch              |
| HS      | High Speed                          |
| LP      | Low Power                           |
| LV      | Line Valid                          |
| LVDS    | Low Voltage Differential Signal     |
| MIPI    | Mobile Industry Processor Interface |
| OpenLDI | Open LVDS Display Interface         |
| PLL     | Phase Locked Loop                   |
| RD      | Reference Design                    |
| RX      | Receiver                            |
| TX      | Transmitter                         |
| VBP     | Vertical Back Porch                 |
| VFP     | Vertical Front Porch                |
| VCO     | Voltage Controlled Oscillator       |



# **Supported Device and IP**

This reference design supports following devices with IP versions.

| Device Family | Part Number | Compatible IP                                       |
|---------------|-------------|-----------------------------------------------------|
|               |             | Byte-to-Pixel Converter IP version 1.4.0            |
| CertusPro™-NX | LFCPNX-100  | RX-DPHY IP version 1.3.0                            |
|               |             | OpenLDI/LVDS Transmitter Interface IP version 1.1.0 |

The IPs above are supported by Lattice Radiant™ software version 3.0.0.24.1 or later.



#### 1. Introduction

Mobile Industry Processor Interface (MIPI®) Display Serial Interface (DSI) is one of the most popular display interface in the consumer market today. On the other hand, OpenLDI LVDS is still popular in some areas as the main predecessor of display interface. The majority of image sensors and application processors (AP) in the consumer market use MIPI Camera Serial Interface 2 (CSI-2) as a video signal interface. In some cases, the interface and/or format conversion is useful to connect devices which cannot connect directly.

The Lattice Semiconductor MIPI DSI/CSI-2 to OpenLDI LVDS Interface Bridge reference design for CertusPro-NX devices takes DSI or CSI-2 MIPI data and converts them to OpenLDI format on LVDS. The MIPI RX module can also be realized by a soft macro utilizing general DDR modules (D-PHY Soft IP) while LVDS TX module is realized by soft macro utilizing general DDR modules.

#### 1.1. Features

- Single DSI input (RGB888) to single or dual channel LVDS outputs (RGB888)
- Single CSI-2 input (RGB888, RAW8, RAW10, or RAW12) to single or dual channel RGB888 LVDS outputs (RGB888)
- RX channel can have one, two, or four lanes with the bandwidth up to 1.5 Gbps per lane using RX D-PHY Soft IP.
- Number of TX data lanes is four (RGB888) per TX channel
- Maximum TX bandwidth is 945 Mbps per lane
- Image cropping option is available in case of CSI-2 input
- Dynamic parameter setting is possible through the I<sup>2</sup>C in case of CSI-2 input

#### 1.2. Block Diagram

Figure 1.1 shows the block level diagram of the MIPI DSI/CSI-2 to OpenLDI LVDS Interface Bridge reference design with single TX channel

There exist two main clock domains for main video data path: byte clock and pixel clock. GPLL is required to generate the edge clock of LVDS TX module. Also, it might be used to generate the continuous byte clock when RX D-PHY is in HS LP mode. I<sup>2</sup>C Slave modules enables parameter change on the fly if necessary for CSI-2 RX.



Figure 1.1. DSI/CSI-2 to OpenLDI LVDS Interface Bridge Block Diagram



#### 1.3. RX and TX Permutations

Table 1.1 shows the available permutations of RX and TX configurations. Some permutations exist only for DSI and some only for CSI-2 due to the limitations of the Byte-to-Pixel IP used in this reference design. Note that TX Data Type is the same as the RX Data Type in the case of DSI. The TX Data Type is always RGB888 in the case of CSI-2.

Table 1.1. RX and TX Permutation

| D-PHY Type | Data Type             | Number of RX Gear |   | Number of Pixels/<br>Pixel Clock | TX Gear | Number of TX Channel |
|------------|-----------------------|-------------------|---|----------------------------------|---------|----------------------|
|            |                       | 1                 | 8 | 1                                | 7       | 1                    |
| DCI        | DCD000                | 2                 | 8 | 1                                | 7       | 1                    |
| DSI        | RGB888                | 4                 | 8 | 1                                | 7       | 1                    |
|            |                       |                   |   | 2                                | 7       | 2                    |
| RGB888,    |                       | 1                 | 8 | 1                                | 7       | 1                    |
| RAW8,      | ,                     | 2                 | 8 | 2                                | 7       | 2                    |
| CSI-2      | RAW10,<br>or<br>RAW12 | 4                 | 8 | 1                                | 7       | 1                    |

The Microsoft Excel sheet (mipi2lvds\_clock\_LFCPNX.xlsx) is provided to get the byte clock, TX edge clock, and others from RX bandwidth, in addition to other information. This sheet is useful in configuring IPs. A sample entry is shown in Figure 1.2. By entering MIPI bandwidth and other information, Byte clock, LVDS bandwidth, and TX ECLK are automatically calculated. The results can be used to configure TX LVDS IP and GPLL.



Figure 1.2. Bandwidth and Clock Frequency Calculator



# 2. Parameters and Port List

There are two directive files for this reference design:

- synthesis\_directives.v used for design compilation by Lattice Radiant and for simulation.
- simulation\_directives.v used for simulation.

You can modify these directives according to your own configuration. The settings in these files must match RX D-PHY IP, Byte-to-Pixel IP, and TX LVDS IP settings created in the Lattice Radiant software.

#### 2.1. Synthesis Directives

Table 2.1 shows the synthesis directives that affect this reference design. These are used for both synthesis and simulation. As shown in Table 2.1 and Table 2.2, some parameter selections are restricted by other parameter settings.

**Table 2.1. Synthesis Directives** 

| Category                                          | Directive                    | Remarks                                                                                                                                                                                               |  |
|---------------------------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| External reference clock <sup>1</sup>             | EXT_REF_CLK                  | Enable this when the reference clock is fed from a pin.                                                                                                                                               |  |
| DV D. DUIV Tuno                                   | RX_TYPE_DSI                  | Define the D-PHY type on the RX channel. Only one of these                                                                                                                                            |  |
| RX D-PHY Type                                     | RX_TYPE_CSI2                 | directives must be defined.                                                                                                                                                                           |  |
|                                                   | RX_RGB888                    | Define the data type on the RX channel. Only one of these                                                                                                                                             |  |
| DV Data Tuna                                      | RX_RAW8                      | directives must be defined. In case of DSI, only RGB888 is allowed.                                                                                                                                   |  |
| RX Data Type                                      | RX_RAW10                     | In case of CSI-2, only RGB888, RAW8, RAW10, and RAW12 are                                                                                                                                             |  |
|                                                   | RX_RAW12                     | allowed.                                                                                                                                                                                              |  |
|                                                   | NUM_RX_LANE_1                |                                                                                                                                                                                                       |  |
| Number of RX Channel<br>Lanes                     | NUM_RX_LANE_2                | Number of lanes in the RX channel. Only one of these three directives must be defined.                                                                                                                |  |
| Laties                                            | NUM_RX_LANE_4                | directives must be defined.                                                                                                                                                                           |  |
| RX D-PHY Clock Gear                               | RX_GEAR_8                    | Number of RX clock gears on the RX channel. This is always Rx Gear 8 since CertusPro-NX supports only RX Soft D-PHY.                                                                                  |  |
| RX D-PHY Clock Mode <sup>2</sup>                  | RX_CLK_MODE_HS_ONLY          | RX D-PHY clock mode. Only one of these two directives must be                                                                                                                                         |  |
| KX D-PHY Clock Wlode-                             | RX_CLK_MODE_HS_LP            | defined.                                                                                                                                                                                              |  |
| Hard D-PHY Word<br>Alignment                      | WORD_ALIGN                   | Enable word aligner in RX Hard D-PHY IP. Ignored when Hard D-PH is not used.                                                                                                                          |  |
| -                                                 | LB_DEPTH_512                 |                                                                                                                                                                                                       |  |
| Line Doffee Deveth                                | LB_DEPTH_1024                | Define the depth of the line buffer in case the RX Data Type is                                                                                                                                       |  |
| Line Buffer Depth                                 | LB_DEPTH_2048                | RAW8, RAW10, or RAW12. This depth must be equal or greater than the active pixel count per line, irrespective of the data type.                                                                       |  |
|                                                   | LB_DEPTH_4096                | than the delive pixer count per line, irrespective of the data type.                                                                                                                                  |  |
| Comp Cianal Dalamito                              | SYNC_POLARITY_POS            | Define sync signal (VSYNC, HSYNC) polarity. Only one of these two                                                                                                                                     |  |
| Sync Signal Polarity                              | SYNC_POLARITY_NEG            | directives must be defined.                                                                                                                                                                           |  |
| Data Frable Delarity                              | DE_POLARITY_POS              | Define data enable (DE) polarity. Only one of these two directives                                                                                                                                    |  |
| Data Enable Polarity                              | DE_POLARITY_NEG              | must be defined.                                                                                                                                                                                      |  |
| TX Data Type <sup>3</sup>                         | TX_RGB888                    | Define the data type on TX channel. Only RGB888 must be defined in all cases. (User must not modify this)                                                                                             |  |
| Number of TV Channels                             | NUM_TX_CH_1                  | Number of channels on TX. Only one of these two directives must                                                                                                                                       |  |
| Number of TX Channels                             | NUM_TX_CH_2                  | be defined. Two channel is only allowed for DSI input.                                                                                                                                                |  |
| TX LVDS Gear                                      | TX_GEAR_7                    | Number of TX clock gears on RX channel. Only TX_GEAR_7 is used (You must not modify this).                                                                                                            |  |
| Parameter set by I <sup>2</sup> C                 | USE_I2C                      | Define this to use I <sup>2</sup> C I/F to set the parameters on the fly. This is applicable to CSI-2 input only.                                                                                     |  |
| I <sup>2</sup> C Slave Address (MSB) <sup>4</sup> | I2C_SLAVE_ADR_MSB<br>{value} | Define MSB 5bits of I <sup>2</sup> C Slave Address. Value must be 5'h00 – 5'h1F. Applicable only when USE_I2C is defined. This value overwrites the value set in Radiant Software when IP is created. |  |



| Category                                          | Directive             | Remarks                                                                                                                                                                                                                                                                                                                  |
|---------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Software Reset Register <sup>5</sup>              | SW_RST_N {value}      | Default value of the software reset register of I <sup>2</sup> C Slave module.<br>Value must be 1'b0 or 1'b1 Applicable only when USE_I2C is defined. Active low.                                                                                                                                                        |
| Shift Register Delay <sup>6</sup>                 | SR_DELAY {value}      | Define shift register delay. This value is used as a fixed value when USE_I2C is not defined and used as the default value of the I2C register when USE_I2C is defined. Value must be 8'd2 – 8'd255. Applicable only to CSI-2 input with RGB888.                                                                         |
| Bayer Pattern <sup>7</sup>                        | BAYER_PATTERN {value} | Define the Bayer pattern. This value is used as a fixed value when USE_I2C is not defined and used as the default value of the I <sup>2</sup> C register when USE_I2C is defined. Value must be 2'b00 – 2'b11. Applicable only to CSI-2 input with RAW8/RAW10/RAW12.                                                     |
| Horizontal Front Porch <sup>8</sup>               | HFP {value}           | Define the horizontal front porch. This value is used as a fixed value when USE_I2C is not defined and used as the default value of the I <sup>2</sup> C register when USE_I2C is defined. Value must be 8'd1 – 8'd255. Applicable only to CSI-2 input.                                                                  |
| HSYNC Pulse Length <sup>8</sup>                   | HS_LENGTH {value}     | Define HSYNC pulse length. This value is used as a fixed value when USE_I2C is not defined and used as the default value of the I <sup>2</sup> C register when USE_I2C is defined. Value must be 8'd1 – 8'd255. Applicable only to CSI-2 input.                                                                          |
| Vertical Front Porch <sup>9</sup>                 | VFP {value}           | Define the vertical front porch. This value is used as a fixed value when USE_I2C is not defined and used as the default value of the I <sup>2</sup> C register when USE_I2C is defined. Value must be 6'd1 – 6'd63. Applicable only to CSI-2 input.                                                                     |
| VSYNC Pulse Length <sup>9</sup> VS_LENGTH {value} |                       | Define VSYNC pulse length. This value is used as a fixed value when USE_I2C is not defined and used as the default value of the I <sup>2</sup> C register when USE_I2C is defined. Value must be 6'd1 – 6'd63. Applicable only to CSI-2 input.                                                                           |
| Left Pixel Trimming <sup>10</sup>                 | LEFT_TRIM {value}     | Define the number of pixels to be trimmed before TX. This value is used as a fixed value when USE_I2C is not defined and used as the default value of the I <sup>2</sup> C register when USE_I2C is defined. Value must be 6'd0 – 6'd63. Applicable only to CSI-2 input.                                                 |
| Horizontal Active Pixels on TX <sup>10</sup>      | H_TX_PEL {value}      | Define the number of active pixels to send on TX. This value is used as a fixed value when USE_I2C is not defined and used as the default value of the I <sup>2</sup> C register when USE_I2C is defined. Value must be 12'd1 – 12'd4095. The value must be even in case of NUM_TX_CH_2. Applicable only to CSI-2 input. |
| Top Line Trimming <sup>11</sup>                   | TOP_TRIM {value}      | Define the number of lines to be trimmed before TX. This value is used as a fixed value when USE_I2C is not defined and used as the default value of the I <sup>2</sup> C register when USE_I2C is defined. Value must be 6'd0 – 6'd63. Applicable only to CSI-2 input.                                                  |
| Vertical Active Lines on TX <sup>11</sup>         | V_TX_LINE {value}     | Define the number of active lines to be sent on TX. This value is used as a fixed value when USE_I2C is not defined and used as the default value of the I <sup>2</sup> C register when USE_I2C is defined. Value must be 12'd1 – 12'd4095. Applicable only to CSI-2 input.                                              |

#### Notes:

- 1. The external clock is required in most cases since the clock ratio between RX side and TX side is usually not simple.
- 2. HS\_LP mode means non-continuous clock mode and HS\_ONLY means continuous clock mode. HS\_LP mode works only if RX byte clock can be generated internally or directly fed from I/O pin.
- 3. TX data type must match RX data type in case of RGB input. RGB888 output is used for all RAW input.
- 4. LSB two bits of I<sup>2</sup>C slave address is automatically set when I<sup>2</sup>C IP is created by the Radiant software.
- 5. Logical OR between this register and system reset (reset $_{n}$ i) is used to reset modules other than  $l^2C$  slave module.
- 6. Refer to the Sync Signal Generation section for details.
- 7. Refer to the RGB Data Creation section for pattern details.
- 8. (HFP + HS\_LENGTH) must be less than the horizontal blanking period after the byte-to-pixel conversion. It is your responsibility to manage this. Small values are recommended if you have no idea about the length of the blanking period.



- 9. (VFP + VS\_LENGTH) must be less than the vertical blanking period after the byte-to-pixel conversion. It is your responsibility to manage this. Small values are recommended if you have no idea about the length of the blanking period.
- 10. (LEFT\_TRIM + H\_TX\_PEL) cannot exceed the horizontal active pixel count of the incoming RX data. It is your responsibility to manage this.
- 11. (TOP\_TRIM + V\_TX\_LINE) cannot exceed the vertical active line count of the incoming RX data. It is your responsibility to manage this.

#### 2.2. Simulation Directives

Table 2.2 shows the simulation directives for this reference design.

**Table 2.2. Simulation Directives** 

| Category                                          | Directive                     | Remarks                                                                                                                                                              |  |
|---------------------------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Simulation setup                                  | SIM                           | Define to select the right behavioral model in simulation.                                                                                                           |  |
| Reference clock period                            | REF_CLK {value}               | Reference clock period in ps                                                                                                                                         |  |
| RX D-PHY clock period                             | DPHY_CLK {value}              | RX DPHY clock period in ps                                                                                                                                           |  |
| Number of frames to run                           | NUM_FRAMES {value}            | Number of video frames fed by testbench                                                                                                                              |  |
| Number of active lines                            | NUM_LINES {value}             | Number of active video lines per frame                                                                                                                               |  |
| Number of active pixels                           | NUM_PIXELS {value}            | Number of active video pixels per line                                                                                                                               |  |
| HSYNC period in DSI                               | DSI_HSA_PAYLOAD {value}       | HSYNC active count in the unit of payload byte. Applicable to DSI RX.                                                                                                |  |
| Blanking period in DSI                            | DSI_BLLP_PAYLOAD {value}      | Blanking period in the unit of payload byte. Used in HS_ONLY mode. Applicable to DSI RX.                                                                             |  |
| Horizontal Back Porch in DSI <sup>1</sup>         | DSI_HBP_PAYLOAD {value}       | Horizontal Back Porch or Low Power period in the unit of payload byte count. Used in HS_LP mode or non-burst sync pulse in HS_ONLY mode. Applicable to DSI RX.       |  |
| Horizontal Front Porch in DSI <sup>1</sup>        | DSI_HFP_PAYLOAD {value}       | Horizontal Front Porch or Low Power period in the unit of payload byte count. Used in HS_LP mode or non-burst sync pulse in HS_ONLY mode. Applicable to DSI RX.      |  |
| VSYNC period in DSI                               | DSI_VSA_LINES {value}         | Number of VSYNC active lines. Applicable to DSI RX.                                                                                                                  |  |
| Vertical Back Porch in DSI                        | DSI_VBP_LINES {value}         | Number of Vertical Back Porch lines. Applicable to DSI RX.                                                                                                           |  |
| Vertical Front Porch in DSI                       | DSI_VFP_LINES {value}         | Number of Vertical Front Porch lines. Applicable to DSI RX.                                                                                                          |  |
| EOTP packet on/off in DSI                         | DSI_ETOP_ENABLE {value}       | Enable/Disable EOTP (End of Transmission Packet). Applicable to DSI RX. Value must be 1 (enable) or 0 (disable).                                                     |  |
| Blanking period in DSI                            | DSI_LPS_BLLP_DURATION {value} | Blanking (LP) period in ps. Used in HS_LP mode. Applicable to DSI RX.                                                                                                |  |
| Horizontal Back Porch period in DSI <sup>1</sup>  | DSI_LPS_HBP_DURATION {value}  | Horizontal Back Porch period (using LP mode) in ps. Used for non-burst sync events and burst mode in HS_LP mode. Applicable to DSI RX.                               |  |
| Horizontal Front Porch period in DSI <sup>1</sup> | DSI_LPS_HFP_DURATION {value}  | Horizontal Front Porch period (using LP mode) in ps. Used for non-burst sync events and burst mode in HS_LP mode. Applicable to DSI RX.                              |  |
| Initial delay on RX channel                       | READY_DURATION {value}        | Initial delay to activate RX channel in ps.                                                                                                                          |  |
| Line Gap period in CSI-2                          | DPHY_LPS_GAP {value}          | Line Gap time in ps. Applicable to CSI-2 RX.                                                                                                                         |  |
| Frame Gap period                                  | FRAME_LPM_DELAY {value}       | Frame Gap time in ps. This is LP period between Frame End and Frame Start in case of CSI-2 and LP period after VFP period end and before VSYNC start in case of DSI. |  |
| Software Reset Register <sup>2</sup>              | I2C_SW_RST_N {value}          | Write value to the software reset register of I <sup>2</sup> C Slave module. Value must be 1'b0 or 1'b1. Applicable only when USE_I2C is defined. Active low.        |  |
| Shift Register Delay <sup>3</sup>                 | I2C_SR_DELAY {value}          | Write value to the shift register delay register of I <sup>2</sup> C Slave. Value must be 8'd2 – 5'd255. Applicable only to CSI-2 input with RGB888.                 |  |



| Bayer Pattern <sup>4</sup>                  | I2C_BAYER_PATTERN {value} | Write value to the Bayer pattern register of $I^2C$ Slave. Value must be $2'b00-2'b11$ . Applicable only to CSI-2 input with RAW8/RAW10/RAW12.                                    |
|---------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Horizontal Front Porch <sup>5</sup>         | I2C_HFP {value}           | Write value to the horizontal front porch register of I <sup>2</sup> C Slave. Value must be 8'd1 – 8'd255. Applicable only to CSI-2 input.                                        |
| HSYNC Pulse Length <sup>5</sup>             | I2C_HS_LENGTH {value}     | Write value to HSYNC pulse length register of I <sup>2</sup> C Slave.<br>Value must be 8'd1 – 8'd255. Applicable only to CSI-2 input.                                             |
| Vertical Front Porch <sup>6</sup>           | I2C_VFP {value}           | Write value to the vertical front porch register of $I^2C$ Slave. Value must be $6'd1-6'd63$ . Applicable only to CSI-2 input.                                                    |
| VSYNC Pulse Length <sup>6</sup>             | I2C_VS_LENGTH {value}     | Write value to VSYNC pulse length register of $I^2C$ Slave. Value must be $6'd1-6'd63$ . Applicable only to CSI-2 input.                                                          |
| Left Pixel Trimming <sup>7</sup>            | I2C_LEFT_TRIM {value}     | Write Value to the pixel trim register of I <sup>2</sup> C Slave. Value must be 6'd0 – 6'd63. Applicable only to CSI-2 input.                                                     |
| Horizontal Active Pixels on TX <sup>7</sup> | I2C_H_TX_PEL {value}      | Write value to the active pixel register of I <sup>2</sup> C Slave. Value must be 13'd1 – 13'd8191. The value must be even in case of TX_GEAR_14. Applicable only to CSI-2 input. |
| Top Line Trimming <sup>8</sup>              | I2C_TOP_TRIM {value}      | Write value to the line trim register of I <sup>2</sup> C Slave. Value must be 6'd0 – 6'd63. Applicable only to CSI-2 input.                                                      |
| Vertical Active Lines on TX <sup>8</sup>    | I2C_V_TX_LINE {value}     | Write value to the active line register of I <sup>2</sup> C. Value must be 12'd1 – 12'd4095. Applicable only to CSI-2 input.                                                      |
| DSI Mode                                    | NON_BURST_SYNC_EVENTS     | Must match the setting in DSI Mode of Byte to Pixel IP. Both of this must be commented in case of Non Burst Sync Pulses                                                           |
| D31 WIOUE                                   | BURST_MODE                | setting of Byte to Pixel IP. Applicable only to DSI input                                                                                                                         |
| DSI Blanking Format                         | LP_BLANKING               | Define to make Data Lanes goes into Low Power during<br>Blanking Time                                                                                                             |

#### Notes:

- 1. Refer to MIPI Alliance Specification for Display Serial Interface (DSI) Version 1.2 for details.
- 2. Logical OR between this register and system reset (reset n i) is used to reset modules other than I<sup>2</sup>C slave module.
- 3. Refer to the Sync Signal Generation section for details.
- 4. Refer to the RGB Data Creation section for pattern details.
- 5. (I2C\_HFP + I2C\_HS\_LENGTH) must be less than the horizontal blanking period after the byte-to-pixel conversion. It is your responsibility to manage this. Small values are recommended if you have no idea about the length of the blanking period.
- 6. (I2C\_VFP + I2C\_VS\_LENGTH) must be less than the vertical blanking period after the byte-to-pixel conversion. It is your responsibility to manage this. Small values are recommended if you have no idea about the length of the blanking period.
- 7. (I2C\_LEFT\_TRIM + I2C\_H\_TX\_PEL) cannot exceed the horizontal active pixel count of the incoming RX data. It is your responsibility to manage this.
- 8. (I2C\_TOP\_TRIM + I2C\_V\_TX\_LINE) cannot exceed the vertical active line count of the incoming RX data. It is your responsibility to manage this.



## 2.3. Top-Level I/O

Table 2.3 shows the top level I/O of this reference design. Actual I/O depend on the customer's channel and lane configurations. All necessary I/O ports are automatically declared by compiler directives.

Table 2.3. DSI/CSI-2 to OpenLDI LVDS Interface Bridge Top Level I/O

| Port Name       | Direction     | Description                                                                                                                                                           |
|-----------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Clocks and Res  | sets          |                                                                                                                                                                       |
| ref_clk_i       | I             | Input reference clock. Used to feed a clock to TX D-PHY PLL directly or indirectly. This port is declared only when EXT_REF_CLK is defined in synthesis_directives.v. |
| reset_n_i       |               | Asynchronous active low system reset                                                                                                                                  |
| Control Interfa | ace (optional | for CSI-2 RX)                                                                                                                                                         |
| scl             | I/O           | I <sup>2</sup> C clock                                                                                                                                                |
| sda             | 1/0           | I <sup>2</sup> C data                                                                                                                                                 |
| DSI/CSI-2 RX I  | nterface      |                                                                                                                                                                       |
| rx_clk_p_i      | I             | Positive differential RX D-PHY input clock                                                                                                                            |
| rx_clk_n_i      | I             | Negative differential RX D-PHY input clock                                                                                                                            |
| rx_d0_p_i       | I             | Positive differential RX D-PHY input data 0                                                                                                                           |
| rx_d0_n_i       | I             | Negative differential RX D-PHY input data 0                                                                                                                           |
| rx_d1_p_i       | I             | Positive differential RX D-PHY input data 1 (in case of 2-lane or 4-lane configuration)                                                                               |
| rx_d1_n_i       | I             | Negative differential RX D-PHY input data 1 (in case of 2-lane or 4-lane configuration)                                                                               |
| rx_d2_p_i       | I             | Positive differential RX D-PHY input data 2 (in case of 4-lane configuration)                                                                                         |
| rx_d2_n_i       | I             | Negative differential RX D-PHY input data 2 (in case of 4-lane configuration)                                                                                         |
| rx_d3_p_i       | I             | Positive differential RX D-PHY input data 3 (in case of 4-lane configuration)                                                                                         |
| rx_d3_n_i       | I             | Negative differential RX D-PHY input data 3 (in case of 4-lane configuration)                                                                                         |
| LVDS TX Interf  | ace           |                                                                                                                                                                       |
| tx0_clk_p_o     | 0             | Positive differential TX LVDS output clock                                                                                                                            |
| tx0_d0_p_o      | 0             | Positive differential TX LVDS output data 0                                                                                                                           |
| tx0_d1_p_o      | 0             | Positive differential TX LVDS output data 1                                                                                                                           |
| tx0_d2_p_o      | 0             | Positive differential TX LVDS output data 2                                                                                                                           |
| tx0_d3_p_o      | 0             | Positive differential TX LVDS output data 3 (in case of TX_RGB888)                                                                                                    |
| tx1_clk_p_o     | 0             | Positive differential TX LVDS output clock on the second TX channel (in case of dual TX channel configuration)                                                        |
| tx1_d0_p_o      | 0             | Positive differential TX LVDS output data 0 on the second TX channel (in case of dual TX channel configuration)                                                       |
| tx1_d1_p_o      | 0             | Positive differential TX LVDS output data 1 on the second TX channel (in case of dual TX channel configuration)                                                       |
| tx1_d2_p_o      | 0             | Positive differential TX LVDS output data 2 on the second TX channel (in case of dual TX channel configuration)                                                       |
| tx1_d3_p_o      | 0             | Positive differential TX LVDS output data 3 on the second TX channel (in case of dual TX channel configuration with TX_RGB888)                                        |



# 3. Design and Module Description

The top-level design (mipi2lvds\_LFCPNX.v) consists of the following modules:

- rx\_dphy
- byte2pix
- rgb2rgb (used only for CSI-2 RGB888)
- raw2rgb (used only for CSI-2 RAW8/RAW10/RAW12)
- tx lvds
- int\_gpll
- i2c\_slave (optional for CSI-2)
- int osc

The top-level design has a reset synchronization logic.

#### 3.1. rx\_dphy

This module must be created for the RX channel according to channel conditions, such as the number of lanes, bandwidth, and others. Figure 3.1 shows an example of IP interface settings in Radiant Software for the CSI-2/DSI D-PHY Receiver Submodule IP. You can use the .ipx file (rx\_dphy/rx\_dphy.ipx) included in the sample project and reconfigure according to your needs. Refer to CSI-2/DSI D-PHY RX IP Core (FPGA-IPUG-02081) for details.



Figure 3.1. rx\_dphy IP Creation 1 in Lattice Radiant Software





Figure 3.2. rx\_dphy IP Creation 2 in Lattice Radiant Software

The following provides the guidelines and parameter settings required for this reference design.

- RX Interface Select DSI or CSI-2.
- D-PHY RX IP CertusPro-NX support only Soft RX D-PHY.
- Number of D-PHY Data Lanes Set according to channel configuration. The value must match NUM\_RX\_LANE\_\*
  setting.
- RX Gear Select 8.
- CIL Bypass Select checkbox to enable (checked).
- Enable LMMI Interface Select disabled (unchecked).
- Enable AXI4-Stream Interface Select disabled (unchecked).
- Enable Deskew Calibration Detection Select disabled (unchecked).
- RX Line Rate Set according to channel configuration. 800 or below is recommended for 4-lane configurations.
- D-PHY Clock Mode Select Continuous or Non-continuous. Must match RX\*\_CLK\_MODE\_\* setting (Continuous = HS\_ONLY, Non-continuous = HS\_LP).
- Enable Packet Parser Select checkbox to enable (checked).
- Enable Miscellaneous Status Signals Select disabled (unchecked).
- Enable Lane Aligner Module Select checkbox to enable (checked) for 2-lane and 4-lane configurations.
- RX\_FIFO Enable Select disabled (unchecked) for continuous clock mode with Soft D-PHY, select checkbox to enable (checked) for all other cases.
- Implementation Select EBR or LUT. Refer to RX FIFO section for non-continuous clock mode.
- Depth Select 16, 32, 64, 128, 256, 512, 1024, 2048, or 4096. Refer to RX FIFO section for non-continuous clock mode
- Type Select SINGLE for continuous clock mode. Refer to RX FIFO section for non-continuous clock mode.
- Packet Delay Set 1 for continuous clock mode. Refer to RX FIFO section for non-continuous clock mode.



- Clock Mode Select DC (dual clock).
- Misc Signals Select disabled (unchecked).

This module takes serial CSI-2/DSI data and outputs byte data after de-serialization in MIPI High Speed mode. The .ipx file included in the project (rx\_dphy/rx\_dphy.ipx) can be used to reconfigure the IP as per the user configuration requirements. If you are creating this IP from scratch, it is recommended to set the design name to rx\_dphy so that you do not need to modify the instance names of these IPs in the top file as well as the simulation setup file. Otherwise, you need to modify the names accordingly.

#### 3.1.1. RX FIFO

RX FIFO is useful especially in non-continuous clock mode and the continuous byte clock cannot have the exact same frequency as the non-continuous byte clock used in D-PHY RX IP. It resides before the word aligner.

#### 3.1.1.1. Non-Continuous Clock Mode

In this case, RX FIFO configuration depends on the relationship between the non-continuous byte clock in D-PHY RX IP and the continuous byte clock, which is most likely generated by GPLL. The non-continuous byte clock is used to write the data to RX FIFO and the continuous byte clock is used to read the data from RX FIFO.

- Continuous byte clock = non-continuous byte clock
   In this case, the minimum configuration of RX FIFO is recommended (LUT based, Depth = 16, type = SINGLE, Packet Delay = 1, Clock Mode = DC).
- Continuous byte clock < non-continuous byte clock
  In this case type = SINGLE and Packet Delay = 1 is recommended and others depend on the frequency ratio between these two clocks. When the clock speed difference gets larger, the required depth of RX FIFO gets larger. First, it is important to know the horizontal blanking period of the incoming RX channel. For example, in case that one-line active video period is 40 μs and the horizontal blanking is 4 μs, then we have 10 % of extra time to process the active data. This means the continuous byte clock can be as slow as ~-10% comparing to the non-continuous byte clock to avoid RX FIFO overflow.
- Continuous byte clock > non-continuous byte clock
   There are two options in this case:
  - Use type = SINGLE with large Packet Delay
    Set the Depth large enough to contain the necessary data to avoid RX FIFO underflow after FIFO read begins
    after the time specified by Packet Delay. In general, Packet Delay must be set close the depth of the RX FIFO.
    This configuration can be used when we have enough time interval between the last active line and the frame
    end short packet so that the frame end short packet is not written to RX FIFO while it still contains the last
    active line of video data.
  - Use type = QUEUE with Number of Queue Entries = 2
  - This is useful when the time interval between the last active line and frame end short packet is short or unknown. Depth must be set large enough to contain one active line data (plus some more for short packet data). This mode is also useful when line start and the line end short packets exist in the incoming RX stream. In that case, Number of Queue Entries = 4 and extra depth is required (one line plus two short packet data). FIFO read begins after each HS data transaction is completed. EBR must be used. Counter Width is determined by the amount of the one-line video data plus extra overheads by preceding HS zero data and trail byte in the end of HS transmission.
  - Frequency relationship is unknown
     When the continuous byte clock is within the certain range against the non-continuous byte clock (for
     example, two clocks come from different clock sources which have ppm tolerance), we have no idea which
     clock is faster. The simplest way is to use type = SINGLE with setting Packet Delay to the midpoint of FIFO depth
     when the tolerance is in ppm level. QUEUE can also be used as described above.

In case you do not have detailed information regarding RX data (whether containing lane start/end short packet, interval of the horizontal blanking period against active line period), the safest way is to set the continuous byte clock faster than the non-continuous byte clock and use type = QUEUE with Number of entries = 4 even though it might require more EBR resources comparing to type = SINGLE.



### 3.2. byte2pix

This module must be created for the RX channel according to D-PHY type, data type, the number of lanes, RX Gear, and others. Figure 3.3 shows an example of IP interface settings in the Lattice Radiant software for the byte2pixel IP. You can use the byte2pix.ipx file (byte2pix/byte2pix.ipx) included in the sample project and reconfigure according to your needs. Refer to Byte to Pixel IP Core (FPGA-IPUG-02079) for details.



Figure 3.3. byte2pixel IP Creation in Lattice Radiant

The following provides the guidelines and parameter settings required for this reference design.

- RX Interface Select DSI or CSI-2. Set the same type as RX D-PHY IP.
- DSI Mode Select Non-Burst Pulses, Non-Burst Events or Burst (applicable to DSI Interface only)
- Number of RX Lanes Select 1, 2 or 4. Set the same value as RX D-PHY IP.
- RX Gear Select 8 or 16. Set the same value as RX D-PHY IP.
- Byte Side Clock Frequency Set the same value as is obtained in the RX D-PHY IP.
- Enable AXI4-Stream Slave Interface Select disabled (unchecked).
- Number of Output Pixels Lanes Select 1, 2 or 4.
- Data Type Select RGB888 for DSI and RGB888, RAW8, RAW10, or RAW12 for CSI-2. Others are not supported in this reference design.
- Camera/Display Control Polarity Select Positive. Polarity setting of sync is done through synthesis directive
- Pixel Side Clock Frequency Enter the appropriate value (can be calculated from the mipi2lvds\_clock\_LFCPNX.xlsx).
- Enable AXI4-Stream Master Interface Select disabled (unchecked).
- Manual Adjust Select disabled (unchecked).
- Word Count Enter the appropriate value as per the following equation:
  - Word Count = (NUM\_PIXELS × PD\_BUS\_WIDTH)/8
  - In case of 1080P with RAW10, the value is  $1920 \times 10/8 = 2400$ .
- Enable Debug Ports Select disabled (unchecked).



The Byte-to-Pixel Converter IP converts the D-PHY CSI-2/DSI standard based byte data stream to standard pixel data format. The .ipx file included in the project (byte2pix/byte2pix.ipx) can be used to reconfigure the IP as per the user configuration requirements. If you are creating this IP from scratch, it is recommended to set the design name to byte2pix so that you do not need to modify the instance name of this IP in the top-level design as well as in the simulation setup file. Otherwise, you need to modify the names accordingly.

This module receives byte data from RX D-PHY along with packet enable signal, among others, and reorganizes the data to form the desired pixel data via FIFO according to the data type specified. FIFO is used as a data buffer as well as clock domain conversion. Byte data are written to FIFO in byte clock domain and read in pixel clock domain. Pixel clock is provided from TX LVDS module.

Depending on the D-PHY type (DSI or CSI-2), different types of sync and data enable signals are generated. Figure 3.4 shows the interface timing diagram for DSI. VSYNC, HSYNC, and DE are generated based on short packet enable and payload enable signals. In case of DSI, these signals are sent to LVDS TX module as is. Depending on the configuration, output data (pd\_o) could have one, two, or four pixels per pixel clock. Figure 3.6 shows global output timing for DSI. Due to the clock domain crossing, the pulse length and/or sync signal intervals may vary slightly.



Figure 3.4. Interface Timing Diagram for DSI



Figure 3.5. Global Output Timing Diagram for DSI



Figure 3.6 shows the interface timing diagram for CSI-2. FV and LV are generated based on short packet enable and payload enable signals. Figure 3.7 shows global output timing for CSI-2. In case of CSI-2, sync signals (VSYNC, HSYNC) have to be created from FV and LV to match the interface format of LVDS. Also in case of RAW8/RAW10/RAW12, RGB pixel data have to be created from RAW data. For these purposes, an additional module (rgb2rgb or raw2rgb) is required for CSI-2 between byte2pixel and tx\_lvds. In case of two TX channel outputs, output data (pd\_o) has two pixels per pixel clock.



Figure 3.6. Interface Timing Diagram for CSI-2



Figure 3.7. Global Output Timing Diagram for CSI-2



#### 3.3. rgb2rgb

This module is instantiated for CSI-2 RX with RGB888 and has two major functions: sync signal generation and video data trimming.

#### 3.3.1. Sync Signal Generation

Since sync signal format is different between CSI-2 and LVDS, VSYNC and HSYNC signals have to be created from FV and LV comes from byte2pixel. For that purpose, the following parameters are prepared:

- HFP (Horizontal Front Porch)
- HS LENGTH (Horizontal Sync Length)
- VFP (Vertical Front Porch)
- VS\_LENGTH (Vertical Sync Length)

The above parameter values can be changed through register writes when USE\_I2C is defined. Otherwise, the values specified in synthesis\_directives.v are applied. Note that (HFP + HS\_LENGTH) must be shorter than the horizontal blanking period. Otherwise, HSYNC active period and DE active period overlap and we cannot expect the anticipated image on the display.

If you do not know the length of the horizontal blanking period, a small value should be set. For example, HFP = 2, HS\_LENGTH = 2, and others, as long as the display accepts it. In addition, (VFP + VS\_LENGTH) must be smaller than the vertical blanking period for the same reason. HFP and VFP counts begin at the end of non- trimmed active pixel and active line. That means the actual blanking periods are larger than HPF or VFP if trimming happens on the right edge or bottom edge.



Figure 3.8. HSYNC Generation

During the vertical blanking period, HSYNC is generated by extending the line interval obtained by LV falling edges during the active line period as shown in Figure 3.8. One potential problem, however, is that HSYNC assertion could happen when the first DE of the next frame comes since there is no guarantee that the length of the vertical blanking period is multiple of one horizontal line period. To avoid this situation, a shift register is provided. FV/LV and payload data are all written to the shift register FIFO and comes out after the specified pixel clock cycle delay set by the parameter SR\_DELAY. Figure 3.9 shows the masking of HSYNC which overlaps DE period. If the display has the minimum requirement of HBP (Horizontal Blanking Period: period from the end of HSYNC to the beginning of DE), SR\_DELAY value should satisfy the following equation:

$$SR\_DELAY > HS\_LENGTH + minimum HBP$$

VSYNC/HSYNC assertions are controlled based on these delayed signals, but HSYNC assertion is disabled when the original LV is active. By changing this parameter value, you can change the HSYNC mask period. This parameter can also be changed through register write when USE\_I2C is defined.

© 2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





Figure 3.9. HSYNC Masked by LV

Since VSYNC generation is based on the assertion timing of HSYNC, and HSYNC assertion is based on the falling edge of LV, VSYNC of the current outgoing frame requires the previous incoming video timings. Therefore, no VSYNC assertion happens for the first incoming video frame and DE is masked for that frame. Valid VSYNC and video data outputs begin from the second incoming frame.

#### 3.3.2. Active Data Trimming

In some cases, video data from sensor devices have an area that is larger than what is required by the display. For this reason, edge trimming capability is provided using following parameters:

- LEFT\_TRIM (trimming pixels from the left edge)
- H TX PEL (active pixel count)
- TOP\_TRIM (trimming lines from the top edge)
- V\_TX\_LINE (active line count)

The above parameter values can be changed through register write when USE\_I2C is defined. Otherwise, the values specified in synthesis\_directives.v are applied. Note that (LEFT\_TRIM + H\_TX\_PEL) must not exceed the original horizontal active pixel count, otherwise output image is corrupted. In addition, (TOP\_TRIM + V\_TX\_LINE) must not exceed the original active line count for the same reason.



#### 3.4. raw2rgb

This module is instantiated for CSI-2 RX with RAW8/RAW10/RAW12 and has three major functions; RGB data creation, sync signal generation and video data trimming.

#### 3.4.1. RGB Data Creation

In the case of RAW data format, one pixel contains only one color component of RGB. Therefore, missing color components must be created by interpolation to form RGB888. Figure 3.10 shows four scenarios of Bayer patterns of the color components at the top-left pixels come from the image sensor.



Figure 3.10. Bayer Pattern of RAW Data

Missing color components are created by interpolation using the neighborhood pixels. Figure 3.11 shows examples of interpolations to create all three color components for the center pixel. Either 2-pixel averaging or 4-pixel averaging is applied, depending on the location of the pixel, to create the missing color components.

```
R(interpolated) = R(center)
В
       G
               В
                         G(interpolated) = (G(top) + G(bottom) + G(left) + G(right)) / 4
               G
G
       R
                         B(interpolated) = (B(top-left) + B(top-right) + G(bottom-left) + G(bottom-right)) / 4
R
       G
               B
                         R(interpolated) = (R(left) + R(right)) / 2
G
               G
               R
                         G(interpolated) = G(center)
                         B(interpolated) = (B(top) + B(bottom)) / 2
G
        В
               G
```

Figure 3.11. RGB Data Creation from RAW Data

Due to the necessity of vertical interpolation, this module has two line buffers with the depth specified by the directive LB\_DEPTH\_\*. In case of edge and corner pixel interpolations (top line, bottom line, left edge, right edge), mirroring is applied to cover the non-existing pixels. For example, there are no top pixels for the first line pixel interpolation and the bottom (second line) pixels are used instead of the non-existing top pixels. Same method applies to left edge, right edge, and bottom line pixel interpolations. Note that the first line output is roughly aligned with the second incoming line due to the line buffering delay.

© 2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### 3.4.2. Sync Signal Generation

Scheme is same as CSI-2 RGB888 input except for the non-existence of the shift register. In case of RAW data processing, a single line process delay happens due to the line buffer mentioned in the RGB Data Creation section, the HSYNC masking feature is not required using the shift register. Refer to the Sync Signal Generation section for details.

#### 3.4.3. Active Data Trimming

Scheme is same as CSI-2 RGB888 input. Refer to the Active Data Trimming section for details.

#### 3.5. tx\_lvds

You must create this module according to channel conditions, such as number of lanes, bandwidth, and others. Figure 3.12 shows an example IP interface setting in Lattice Radiant software for the OpenLDI/LVDS Transmitter Interface IP. You can use the ipx file (tx\_lvds/tx\_lvds.ipx) included in the sample project and re-configure according to your needs. Refer to OpenLDI/FPD-LINK/LVDS Transmitter Interface IP Core (FPGA-IPUG-02117) for details.



Figure 3.12. tx\_dphy IP Creation in Lattice Radiant

The following provides the guidelines and parameter settings required for this reference design.

- Number of TX Channels Set according to channel configuration. Must match NUM\_TX\_CH\_\* setting. Refer to Table 1.1 for possible TX channel setting.
- Format Select Format 2 (VESA).
- Data Type select RGB888.
- TX Line Rate Set the value derived from the TX Lane Bandwidth equation below.
- Sync Clock Frequency Select the value, which is equal to or lower than the slowest clock in the system
- Enable miscellaneous status signals Must be enabled (checked).
- Enable test mode Must be disabled (unchecked).



This module takes the pixel data and outputs LVDS data after 7:1 serialization. If you are creating this IP from scratch, it is recommended to set the design name to tx\_lvds and module name to tx\_lvds so that you do not need to modify the instance name of this IP in the top-level design as well as simulation setup file. Otherwise, you need to modify the names accordingly.

TX Line Rate is derived from the following equation:

$$TX\_lane\_bandwidth = \frac{RX\_lane\_bandwidth \times number\_of\_RX\_lane \times 7}{RX\_pixel\_bus\_width \times number\_of\_TX\_channel}$$

Example 1: CSI-2 RAW10 RX with 4-lane at RX lane bandwidth = 200 Mbps

TX lane bandwidth =  $(200 \times 4 \times 7) / (10 \times 1) = 560$  Mbps.

Example 2 : DSI RGB888 RX with 4-lane at RX lane bandwidth = 1200 Mbps with dual channel TX outputs

TX lane bandwidth =  $(1200 \times 4 \times 7) / (24 \times 2) = 700$  Mbps.

Figure 3.13 to Figure 3.14 show the output data timings of single and dual channel configuration with RGB888. RGB888 uses four data lanes per channel.



Figure 3.13. Single Channel LVDS Output of RGB888





Figure 3.14. Dual Channel LVDS Output of RGB888



#### 3.6. int\_gpll

You must create GPLL module to feed the edge clock to tx\_lvds. Additionally, the continuous byte clock could be generated when RX D-PHY is in HS\_LP mode. You can use the ipx file (int\_gpll/int\_gpll.ipx) included in the sample project and re-configure according to your needs. In case that you make this IP from scratch, it is recommended to set the design name to <code>int\_gpll</code> so that you do not need to modify the instance name of this IP in the top level design as well as simulation setup file. Otherwise, you need to modify the names accordingly.



Figure 3.15. GPLL IP Creation 1 in Lattice Radiant





Figure 3.16. GPLL IP Creation 2 in Lattice Radiant

The TX edge clock frequency is half of the TX lane bandwidth set for tx\_lvds. This clock must be assigned to CLKOP. If the byte clock has to be generated, assign it to CLKOS. Note that the VCO clock of GPLL has to be a common multiple of these two clocks. There is a case wherein TX edge clock and byte clock cannot be generated together. In this instance, give up generating the byte clock by GPLL and perform either of the following options:

- Change RX D-PHY to HS\_ONLY mode; or
- Feed the continuous byte clock directly from one of the available I/O pins.

If the RX D-PHY is in HS\_ONLY mode and GPLL can generate the TX edge clock using the byte clock as the input clock of GPLL (CLKI), the external reference clock is not necessary. int\_gpll instantiation based on the configuration is shown below as a code snippet of mipi2lvds\_LFCPNX.v:



```
//// GPLL instantiation
                                       1////
//// User has to modify this if necessary
                                       /////
`ifdef EXT REF CLK
    `ifdef RX CLK MODE HS LP
       int gpll pll inst (
           .clki_i (ref_clk_i),
.clkop_o (pll_eclk),
                             // ref clock
                             // tx edge clock
       .lock o (pll lock)
           );
    `elsif RX CLK HS ONLY
       int gpll pll inst (
           );
   `endif
elsif RX CLK HS ONLY
   int gpll pll inst (
             (rx_clk_byte fr),
       .clki i
       .clkop o
              (pll eclk),
       .lock o
              (pll lock)
       );
`endif
```

If you can use ref\_clk\_i (or simply divided clock of this) as byte\_clk in HS\_LP mode, you should disable CLKOS and add the following in mipi2lvds LFCPNX.v:

```
assign pll_byte_clk = ref_clk_i; // ref_clk_i could be simply divided clock of this
```

More than one GPLL can be used if the required clock frequencies for the rx\_clk\_byte\_fr and pll\_eclk cannot be generated using a single GPLL.

#### 3.7. i2c\_slave

This module is instantiated when USE\_I2C is defined and enables you to change CSI-2 related parameters on the fly through I<sup>2</sup>C connections. I<sup>2</sup>C Hardened IP is instantiated and used as an I2C slave device. You can use the .ipx file (i2c\_s/i2c\_s.ipx) included in the sample project and re-configure. In case that you create this IP from scratch, it is recommended to set the design name to i2c\_s so that you do not need to modify the instance name of this IP in the top level design as well as simulation setup file. Otherwise, you need to modify the names accordingly.

© 2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





Figure 3.17. I<sup>2</sup>C IP Creation in Lattice Radiant

Figure 3.17 shows basic settings of I<sup>2</sup>C IP. You can change the settings according to your design needs.

This module is equipped with parameter registers of 4-bit address area of I<sup>2</sup>C sub address shown in Table 3.1.

Table 3.1. I<sup>2</sup>C Slave Register Map

| Sub<br>Address | Name          | Bits   | Description                                                                                                                            |  |
|----------------|---------------|--------|----------------------------------------------------------------------------------------------------------------------------------------|--|
| 0              | SW Reset      | [0]    | Software reset register. When this is active, all modules except for i2c_slave are in reset condition. Active low.                     |  |
| 1              | SR Delay      | [7:0]  | Shift Register delay register. Sync and data from byte2pixel are delayed before processed in rgb2rgb. The value must be 8'd2 – 8'd255. |  |
| 2              | Bayer Pattern | [1:0]  | Bayer Pattern register. The value must be 2'00, 2'b01, 2'b10, or 2'b11.                                                                |  |
| 3              | HFP           | [7:0]  | Horizontal Front Porch register. The value must be 8'd1 – 8'd255.                                                                      |  |
| 4              | HS_LENGTH     | [7:0]  | HSYNC Length register. The value must be 8'd1 – 8'd255.                                                                                |  |
| 5              | VFP           | [5:0]  | Vertical Front Porch register. The value must be 6'd1 – 6'd63.                                                                         |  |
| 6              | VS_LENGTH     | [5:0]  | VSYNC Length register. The value must be 6'd1 – 6'd63.                                                                                 |  |
| 7              | LEFT_TRIM     | [5:0]  | Left Edge Trim register. The value must be 6'd0 – 6'd63.                                                                               |  |
| 8              | H_TX_PEL_LSB  | [7:0]  | Harizantal Active Divel register. The value must be 12/d1 12/d4005                                                                     |  |
| 9              | H_TX_PEL_MSB  | [11:8] | Horizontal Active Pixel register. The value must be 12'd1 – 12'd4095.                                                                  |  |
| 10             | TOP_TRIM      | [5:0]  | Top Edge Trim register. The value must be 6'd0 – 6'd63.                                                                                |  |
| 11             | V_TX_LINE_LSB | [7:0]  | Vertical Active Line register. The value must be 12/d1 12/d4005                                                                        |  |
| 12             | V_TX_LINE_MSB | [11:8] | ─ Vertical Active Line register. The value must be 12'd1 − 12'd4095.                                                                   |  |
| 13             | _             | N/A    | Reserved                                                                                                                               |  |
| 14             | _             | N/A    | Reserved                                                                                                                               |  |



| Sub<br>Address | Name | Bits | Description |
|----------------|------|------|-------------|
| 15             | _    | N/A  | Reserved    |

#### Notes:

- 1. All registers less than 8-bit data width are aligned to LSB of 8-bit data area.
- 2. All registers are set to the default values specified by corresponding directives defined in synthesis\_directives.v.
- 3. Software reset works as the system reset (reset\_n\_i) for all modules other than i2c\_slave, therefore you can assert this while updating other I<sup>2</sup>C registers, then release Software reset upon completing the register update to avoid an unexpected operation during register update. Refer to the rgb2rgb and raw2rgb sections for register details.

#### 3.8. int\_osc

In the sample design, a 75 MHz clock is generated by the on-chip oscillator and fed to i2c\_slave module or/and RX D-PHY IP. You can use the ipx file (int\_osc/int\_osc.ipx) included in the sample project and re-configure according to your needs. In case you generate this IP from scratch, it is recommended to set the module name to int\_osc so that you do not need to modify the instance name of this IP in the top level design as well as simulation setup file. Otherwise, you need to modify the names accordingly. Figure 3.18 shows an example of IP interface settings in Lattice Radiant software for the int\_osc IP.



Figure 3.18. int\_osc IP Creation in Lattice Radiant



# 4. Design and File Modification

This RD is based on version 1.3.0 of the RX D-PHY IP, version 1.4.0 of the Byte-to-Pixel Converter IP, and version 1.1.0 of the OpenLDI/LVDS Transmitter Interface IP. Due to the limitation of these IPs, some modifications are required depending on user configuration in addition to two directive files (synthesis\_directives.v, simulation\_directives.v).

## 4.1. Top Level RTL

If you use I<sup>2</sup>C Slave module with a clock other than the internal oscillator clock, you need to disable the int\_osc (internal oscillator) instantiation and connect an appropriate clock to clk\_i port of i2c\_slave.

In case of HS\_LP mode and the external reference clock can be used as byte\_clk without using GPLL, you have to modify the related code as described in the int\_gpll section. In addition, instance names of RX D-PHY, Byte-to-Pixel, TX LVDS IP have to be modified if you created these IP with different names.



## 5. Design Simulation

The script file (*mipi\_to\_lvds\_LFCPNX\_msim.do*) and testbench files are provided to run the functional simulation by ModelSim. If you keep the current design names and instance names when RX D-PHY, Byte-to-Pixel, TX LVDS, GPLL, and I<sup>2</sup>C IPs are created in the Lattice Radiant software, the following are the only changes required in the script file:

- Radiant installation directory path
- User project directory

Figure 5.1. Script File Modification 1

```
vlog \
+incdir+"$project_dir/int_gpl1/rt1/" \
+incdir+"$project dir/int osc/rt1/" \
+incdir+"$project_dir/byte2pix/rt1/" \
+incdir+"$project_dir/rx_dphy/rt1/" \
+incdir+"$project_dir/tx_lvds/rtl/"
+incdir+"$project dir/i2c s/rt1/" \
+incdir+"$project_dir/testbench/verilog/" \
+incdir+"$project dir/testbench/verilog/tb include/" \
$project dir/int qpll/rtl/int qpll.v \
$project_dir/int_osc/rtl/int_osc.v \
                                                           Remove if
 $project_dir/rx_dphy/rt1/rx_dphy.v \
$project_dir/byte2pix/rt1/byte2pix.v \
                                                           not used
$project dir/tx luds/rtl/tx luds.u \
$project_dir/testbench/verilog/simulation_directives.v /
$project_dir/source/verilog/lfcpnx/synthesis_directives.v \
$project_dir/source/verilog/lfcpnx/mipi2lvds/LFCPNX.v \
$project dir/testbench/verilog/mipi21vds LFCPNX tb.v
$project_dir/source/verilog/lfcpnx/i2c_s1ave.v \
$project_dir/source/verilog/lfcpnx/raw2rgb.v \
$project_dir/source/verilog/lfcpnx/rgb2rgb.v \
$project_dir/i2c_s/rt1/i2c_s.v \
```

Figure 5.2. Script File Modification 2

You need to modify *simulation\_directives.v* according to your configuration (refer to the Simulation Directives section for details). By executing the script in ModelSim, compilation and simulation are executed automatically. The testbench takes all data comparison between the expected data and output data from the RD. Note that data comparison begins from the second input frame in case of CSI-2 input due to VSYNC signal creation delay. It shows following statements while running and doing data comparison:

```
# Frame 1, Line
                  0, Pixel
                              0 CHO Active Data : R = 83, G = 7a, B = 19 matched
 297690312 DPHY Driving Data
  297690312 DPHY Lane 0 : Driving with data = 2e
  297695312 DPHY Driving Data
  297695312 DPHY Lane 0 : Driving with data = 26
# Frame 1, Line
                  0, Pixel
                             1 CHO Active Data : R = 4a, G = ef, B = 19 matched
  297700312 DPHY Driving Data
  297700312 DPHY Lane 0 : Driving with data = 8c
                 0, Pixel
                              2 CHO Active Data : R = 10, G = d3, B = 22 matched
# Frame 1, Line
  297705312 DPHY Driving Data
  297705312 DPHY Lane 0 : Driving with data = 0d
  297710312 DPHY Driving Data
\# 297710312 DPHY Lane 0 : Driving with data = 77
```

© 2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



```
# Frame 1, Line 0, Pixel 3 CHO Active Data: R = 37, G = c9, B = 2b matched
# 297715312 DPHY Driving Data
# 297715312 DPHY Lane 0: Driving with data = a8
# Frame 1, Line 0, Pixel 4 CHO Active Data: R = 5e, G = b8, B = 5d matched
# 297720312 DPHY Driving Data
# 297720312 DPHY Lane 0: Driving with data = a7
# 297725312 DPHY Driving Data
```

Data comparison is based on the detection of the DE assertion after the describilization by the testbench. Simulation stops when the data comparison failure happens.

Also, you should find the following statements during the vertical blanking periods since there is no DE assertion:

```
##### tx0 DE de-assertion #####
##### tx0 HSYNC assertion #####
##### tx0 HSYNC de-assertion #####
##### tx0 HSYNC de-assertion #####
##### tx0 HSYNC de-assertion ####
##### tx0 VSYNC assertion ####
##### tx0 HSYNC de-assertion ####
##### tx0 USYNC de-assertion ####
```

When the simulation is finished, the following statements are displayed (example of CSI-2):

```
##### tx0 HSYNC assertion #####
##### tx0 HSYNC de-assertion #####
# 806980625 DPHY CSI-2 after frame gap
#
# Total pixels checked were 1920 = 2 Frames x 1920 x pels x 5 lines : all matched !!!!!
# Simulation Succeeded !!!!!
# 812080625 TEST END
```

The above is the result after running three frames. In case of CSI-2, DE is not asserted in the first frame and data comparison occurs in the second frame and after.

Figure 5.2 shows the global timing of DSI RGB888 with single channel LVDS output. In case of DSI, all signals are passed through and de-serialized LVDS signals (tx0\_des\_\*) by the de-serializer model in the testbench shows the same behavior as rx\_dphy outputs (rx\_vsync/hsync/de) and tx\_lvds inputs (tx\_vsync/hsync/de). In this case, LP period exists before VSYNC.



Figure 5.3. Global Timing of DSI RGB888 without Vertical Trimming

Figure 5.4 shows the global timing of CSI-2 RGB888 without vertical trimming. HSYNC is created during the LP mode period between two frames. In this simulation, VFP = 2 and VS LENGTH = 2 are set.

<sup>© 2021</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



FPGA-RD-02241-1.0



Figure 5.4. Global Timing of CSI-2 RGB888

Figure 5.4 shows the global timing of CSI-2 RAW10 without vertical trimming. DE assertion begins from the second frame after VSYNC creation with VFP = 2 and VS\_LENGTH = 2. Due to RAW to RGB conversion, there exists one-line delay between RX data and TX data.



Figure 5.5. Global Timing of CSI-2 RAW10 without Vertical Trimming

Figure 5.5 shows the global timing of CSI-2 RAW10 with vertical trimming with VFP = 2 and VS\_LENGTH = 2. The first line and last line are trimmed. The actual VFP is 3 due to the trimming. Before the first frame data are fed, parameter update happens through I<sup>2</sup>C while software reset (int\_rst\_n) is asserted. Upon the completion of parameter update, the reset is released and the first frame data input begins.



Figure 5.6. Global Timing of CSI-2 RAW10 with Vertical Trimming

© 2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## 6. Known Limitations

The following are the limitations of this reference design:

- Only following data types are supported for MIPI DSI interface: RGB888.
- Only following data types are supported for MIPI CSI-2 interface: RGB888, RAW8, RAW10, and RAW12.



# 7. Design Package and Project Setup

MIPI DSI/CSI-2 to OpenLDI/LVDS Interface Bridge Reference Design for CertusPro-NX is available on www.latticesemi.com. Figure 7.1 shows the directory structure. synthesis\_directives.v and simulation\_directives.v are set to configure an example shown below:

- RX: RGB888 two lanes, Gear 8 in non-continuous clock mode
- TX: RGB888 four lanes with Gear 7

You can modify the directives for own configuration.



Figure 7.1. Directory Structure

Folders byte2pix, i2c\_s, int\_gpll, rx\_dphy, and tx\_lvds are created by the Lattice Radiant software for corresponding IPs. The following provides the descriptions of the suffixes:

- R\*: \* RAW data width; 8, 10, 12 or 14
- \_LB\*: \* Line Buffer depth; 512, 1024, 2048, or 4096
- TXC\*G\*\*: Number of TX channels; 1 or 2, \*\* TX Gear; 7





Figure 7.2. Project Files

Figure 7.2 shows design files used in the Radiant project. The Lattice Radiant software creates five .ipx files. By specifying mipi2lvds\_LFCPNX.v as a top-level design, all unnecessary files are ignored.



# 8. Resource Utilization

Resource utilization depends on the configurations. Table 8.1 shows resource utilization examples under certain configurations targeting LFCPNX-100. LB depth is 2048 in case of CSI-2 RAW8/10/12/14. This is just a reference and actual usage may vary.

**Table 8.1. Resource Utilization Examples** 

| Configuration                                                                         | LUT %      | FF %       | EBR   | I/O    |
|---------------------------------------------------------------------------------------|------------|------------|-------|--------|
| DSI RGB888 RX channel with four lanes, Gear 8 to two DSI TX channel with Gear 7       | 2352/79872 | 1155/80769 | 3/208 | 22/299 |
| DSI RGB888 RX channel with single lane, Gear 8 to single DSI TX channel with Gear 7   | 1004/79872 | 702/80769  | 1/208 | 11/299 |
| CSI2 RGB888 RX channel with four lanes, Gear 8 to single CSI2 TX channel with Gear 7  | 1810/79872 | 1166/80769 | 3/208 | 17/299 |
| CSI2 RAW12 RX channel with single lanes, Gear 8 to single CSI2 TX channel with Gear 7 | 1543/79872 | 1025/80769 | 6/208 | 11/299 |



# 9. References

- MIPI Alliance Specification for D-PHY Version 1.2
- MIPI Alliance Specification for Display Serial Interface (DSI) Version 1.2
- MIPI Alliance Specification for Camera Serial Interface 2 (CSI-2) Version 1.2
- CSI-2/DSI D-PHY RX IP Core (FPGA-IPUG-02081)
- Byte to Pixel IP Core (FPGA-IPUG-02079)
- OpenLDI/FPD-LINK/LVDS Transmitter Interface IP Core (FPGA-IPUG-02117)
- I2C Slave IP Core (FPGA-IPUG-02072)

For complete information on Lattice Radiant Project-Based Environment, Design Flow, Implementation Flow, Tasks, and Simulation Flow, see the Lattice Radiant User Guide.



# **Technical Support**

For assistance, submit a technical support case at www.latticesemi.com/techsupport.

40



# **Revision History**

#### Revision 1.0, December 2021

| Section | Change Summary  |  |  |
|---------|-----------------|--|--|
| All     | Initial release |  |  |



www.latticesemi.com