

# Power Estimation in the ispGDX2 Family

March 2003 **Technical Note TN1034** 

## Introduction

The ispGDX2™V/B/C devices are built from the latest 1.8V core E<sup>2</sup>CMOS® technology. The ispGDX2V/B device family uses an internal voltage regulator to interface with the 3.3V/2.5V power supply. As a result, a given ispGDX2V/B device will have a higher static power component compared to the similar density 1.8V core ispGDX2C device. The design of each of these device families design is based on the advanced low-power electrically erasable non-volatile memory cell with a full CMOS logic design approach.

## **Power Calculation**

This technical note explains how to estimate power consumption of the ispGDX2 device based on the device utilization. It assumes that the user is familiar with the ispGDX2 architecture. The information for device utilization is generated by the ispGDX2 Compiler report file.

Power consumption in the ispGDX2 family is the sum of three components:

I<sub>CC-TOTAL</sub> = I<sub>CORE</sub> + I<sub>PLL</sub> + I<sub>HSI</sub> (I<sub>CC-TOTAL</sub> combines current supplied via V<sub>CC</sub> pins and V<sub>CCP</sub> pins)

 $I_{COBE} = I_{DC} + I_{BEE} + I_{IN}$ 

= Blank chip background current including power regulator current

+ K<sub>REF</sub> \* Number of banks with V<sub>REF</sub> active

+ (K<sub>IN</sub> \* Number of inputs + K<sub>CORE</sub>) \* Average Input Switching Frequency (MHz)

 $I_{PLL} = I_{PLLD} + I_{PLLA}$ 

= K<sub>PLLD</sub> \* F<sub>VCO</sub> \* Number of PLLs used + K<sub>PLLA</sub> \* F<sub>VCO</sub> \* Number of PLLs used

= (K<sub>PLLD</sub> + K<sub>PLLA</sub>) \* F<sub>VCO</sub>) \* Number of PLLs used

 $= I_{BX} + I_{TX}$  $I_{HSI}$ 

= [(K<sub>RXD</sub> + K<sub>RXA</sub>) \* F<sub>RX</sub> + I<sub>RXSTBY</sub>] \* Number of receiver channels

+ [(K<sub>TXD</sub> + K<sub>TXA</sub>) \* F<sub>TX</sub> + I<sub>TXSTBY</sub>] \* Number of transmitter channels

#### Where:

K<sub>REF</sub>:

F<sub>VCO</sub>: sysCLOCK™ PLL VCO Frequency in MHz

F<sub>RX</sub>: sysHSI™ Receiver Serial Data Rate

F<sub>TX</sub>: sysHSI Transmitter Serial Data Rate Reference voltage circuit current per bank

K<sub>IN</sub>: I/O current per input per MHz

K<sub>CORF</sub>: Core current per MHz with GRP fanout of 1

K<sub>PLLD</sub>: PLL logic current per MHz per PLL

K<sub>PLLA</sub>: PLL analog portion current per MHz per PLL

K<sub>RXD</sub>: Receiver logic current per Mbps K<sub>RXSTRY</sub>: Receiver logic standby current

K<sub>RXA</sub>: Receiver analog portion current per Mbps

K<sub>TXD</sub>: Transmitter logic current per Mbps K<sub>TXSTBY</sub>: Transmitter logic standby current

K<sub>TXA</sub>: Transmitter analog portion current per Mbps

# **I<sub>CC</sub>** Calculation Example

Assume the following operational conditions:

- · Room temperature
- $V_{CC} = 1.8V$
- · 64 inputs are used at average switching frequency of 20 MHz
- · One sysHSI Block (two transmitters and two receivers) is configured at 622 Mbps
- · One sysCLOCK PLL is used
- sysCLOCK PLL Input Freq(Fin) = 100 MHz and N(Multiplier) / M(divider) = 4:
- F<sub>VCO</sub> = 400 MHz
- · One GRP fanout per input
- All eight banks use V<sub>REF</sub>

```
\begin{split} I_{\text{CC-TOTAL}} &= I_{\text{CORE}} + I_{\text{PLL}} + I_{\text{HSI}} \\ &= I_{\text{DC}} + I_{\text{REF}} + I_{\text{IN}} + I_{\text{PLLD}} + I_{\text{PLLA}} + I_{\text{RX}} + I_{\text{TX}} \\ &= I_{\text{DC}} + K_{\text{REF}} * \text{Number of banks with V}_{\text{REF}} \text{ active} \\ &\quad + (K_{\text{IN}} * \text{Number of inputs} + K_{\text{CORE}}) * \text{Average input switching frequency (MHz)} \\ &\quad + [(K_{\text{PLLD}} + K_{\text{PLLA}}) * F_{\text{VCO}}] * \text{Number of PLLs used} \\ &\quad + [(K_{\text{RXD}} + K_{\text{RXA}}) * F_{\text{RX}} + I_{\text{RXSTBY}}] * \text{Number of receiver channels} \\ &\quad + [(K_{\text{TXD}} + K_{\text{TXA}}) * F_{\text{TX}} + I_{\text{TXSTBY}}] * \text{Number of transmitter channels} \\ &= 4.0 + 1.334 * 8 \\ &\quad + (0.0213 * 64 + 0.239) * 20 \\ &\quad + (0.179 + 0.024) * 400 * 1 \\ &\quad + (0.019 + 0.004) * 622 + 3.7) * 2 + (0.011 + 0.0023) * 622 + 1.2) * 2 \\ &= 183 \text{ mA} \end{split}
```

The  $I_{CCP}$  is supplied through the  $V_{CCP0}$  and  $V_{CCP1}$  pins for the PLL and sysHSI analog portions. The equation of  $I_{CCP}$  can be derived from the equations above.

```
\begin{split} I_{CCP} &=& \ I_{PLL\_A} + I_{HSI\_A} \\ &=& \ (K_{PLLA} * F_{VCO}) * \text{Number of PLLs used} \\ &+& \ (K_{RXA} * F_{RX}) * \text{Number of receiver channels} \\ &+& \ (K_{TXA} * F_{TX}) * \text{Number of transmitter channels} \end{split}
```

To calculate the analog portion current consumption of the sysHSI Block, the equation of  $I_{HSI}$  can be reorganized as follows.

```
\begin{split} I_{HSI} &= I_{HSI\_D} + I_{HSI\_A} \\ &= (K_{RXD} * F_{RX} + I_{RXSTBY}) * \text{Number of receiver channels} \\ &+ (K_{TXD} * F_{TX} + I_{TXSTBY}) * \text{Number of transmitter channels} \\ &+ (K_{RXA} * F_{RX}) * \text{Number of transmitter channels} \\ &+ (K_{TXA} * F_{TX}) * \text{Number of transmitter channels} \end{split}
```

 $I_{CC}$  estimates are based on typical conditions ( $V_{CC}$  = 1.8V, room temperature). These values are for estimates only. Since the value of  $I_{CC}$  is sensitive to operating conditions and the program in the device, the actual  $I_{CC}$  should be verified.

# **Technical Support Assistance**

Hotline: 1-800-LATTICE (Domestic)

1-408-826-6002 (International)

e-mail: techsupport@latticesemi.com