Answer Database

Have a question? We've got the answer.

Narrow Your Results

Family
Article Type
Category
Type of Issue
AI/Machine Learning (14)
Documentation (101)
Hardware (1,094)
IP/Reference Design (251)
Other (4)
Sales (1)
Software (822)
Software Licensing (4)
Website (1)
Wired/Wireless (4)
Related To
Topic ID Family Article Type Category Related To
Is it possible to put the device into standby mode when starting power supply, without... 5907 MachXO2 faq
If you are failing to install Diamond LatticeMico System on CentOS 7, how to proceed... 5905 Other FPGA faq Installation Other
Why is the following warning encountered in LMS when using Win10?WARNING: Couldn't... 5899 LatticeECP5 faq
Where can user find the Reference Designs for CrossLink devices? 5086 CrossLink faq Lattice IP/Reference Design
How to set up CDR_LOL_SET [1: 0]? Can it be described as "CH0_CDR_LOL_SET =" 01 ""? 5070 LatticeECP3 faq Architecture SERDES/PCS
How to find JTAG ID for Lattice FPGA devices? 4778 LatticeECP5 faq Architecture JTAG
How can I configure the MachXO2 sysCONFIG Ports to function as the General Purpose I/Os... 3043 MachXO2 faq Architecture IO
Can we generate IBIS models using Diamond, Radiant, and iCEcube2 Software? 5916 iCE40 UltraPlus faq Device Modeling IBIS
How to configure one instance of the FLEXlm License Manager with multiple vendors using... 5069 All Devices faq Licensing Other
What is Node-Locked License? What are the most probable issues with Lattice Diamond... 5060 All Devices faq Licensing Lattice Diamond
Does CrossLink device support mixed voltage inputs on its banks like MachXO2/XO3? 5057 CrossLink faq Architecture IO
Can the user enable both Master SPI and Slave SPI of MachXO2 for operation? 5055 MACHXO3 faq Architecture Configuration/Programming
How can user achieve the Standby current stated in the Datasheet for iCE40 devices? 5051 iCE40 faq Architecture Power
What maximum bandwidth can the DDR3 PHY IP provide? 5050 LatticeECP3 faq Lattice IP/Reference Design DDR3 PHY
What is the reason why the users get this error message "ERROR- Par:Unable to reach a... 5049 LatticeECP5 faq Architecture PLL/DLL/Clock Routing
I am not able to get the iCE40 PLL working in simulation. What could be the reason? 5047 iCE40 faq Simulation Aldec
We have programmed the iCE40 NVCM, can we re-program it? 5046 iCE40 faq Architecture
What is the default configuration of the iCE40 pins? 5044 iCE40 faq Architecture IO
How can the iCE40 devices be programmed using a microcontroller? 5043 iCE40 faq Device Programming Configuration/Programming
Can the iCE40 SPI configuration port be used as GPIO? 5042 iCE40 faq Architecture IO
Like most websites, we use cookies and similar technologies to enhance your user experience. We also allow third parties to place cookies on our website. By continuing to use this website you consent to the use of cookies as described in our Cookie Policy.